Devices included in this data sheet:
- PIC16C554
- PIC16C556
- PIC16C558

High Performance RISC CPU:
- Only 35 instructions to learn
- All single-cycle instructions (200 ns), except for program branches which are two-cycle
- Operating speed:
  - DC - 20 MHz clock input
  - DC - 200 ns instruction cycle

Interrupt capability
- 16 special function hardware registers
- 8-level deep hardware stack
- Direct, Indirect and Relative addressing modes

Peripheral Features:
- 13 I/O pins with individual direction control
- High current sink/source for direct LED drive
- Timer0: 8-bit timer/counter with 8-bit programmable prescaler

Special Microcontroller Features:
- Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C554</td>
<td>512</td>
<td>80</td>
</tr>
<tr>
<td>PIC16C556</td>
<td>1K</td>
<td>80</td>
</tr>
<tr>
<td>PIC16C558</td>
<td>2K</td>
<td>128</td>
</tr>
</tbody>
</table>

Pin Diagram

Special Microcontroller Features (cont’d)
- Programmable code protection
- Power saving SLEEP mode
- Selectable oscillator options
- Serial in-circuit programming (via two pins)
- Four user programmable ID locations

CMOS Technology:
- Low-power, high-speed CMOS EPROM technology
- Fully static design
- Wide operating voltage range
  - 2.5V to 5.5V
- Commercial, industrial and automotive temperature range
- Low power consumption
  - < 2.0 mA @ 5.0V, 4.0 MHz
  - 15 µA typical @ 3.0V, 32 kHz
  - < 1.0 µA typical standby current @ 3.0V
Table of Contents

1.0 General Description ................................................................. 3
2.0 PIC16C55X Device Varieties .................................................. 5
3.0 Architectural Overview .......................................................... 7
4.0 Memory Organization ............................................................. 11
5.0 I/O Ports .................................................................................. 21
6.0 Timer0 Module ....................................................................... 27
7.0 Special Features of the CPU ................................................... 43
8.0 Instruction Set Summary ......................................................... 49
9.0 Development Support ............................................................. 61
10.0 Electrical Specifications ....................................................... 67
11.0 Packaging Information ......................................................... 77
Appendix A: Enhancements ............................................................ 85
Appendix B: Compatibility ............................................................. 85
Appendix C: PIC16/17 Microcontrollers ........................................ 86
PIC14XXX Family of Devices ....................................................... 86
PIC16C5X Family of Devices ......................................................... 87
PIC16C55X Family of Devices ....................................................... 88
PIC16C62X Family of Devices ....................................................... 89
PIC16C6X Family of Devices ......................................................... 90
PIC16C7X Family of Devices ......................................................... 91
PIC16C8X Family of Devices ......................................................... 92
PIC17CXX Family of Devices ....................................................... 93
Pin Compatibility ......................................................................... 94
Index .............................................................................................. 95
Connecting to Microchip BBS ....................................................... 99
Reader Response ......................................................................... 100

To Our Valued Customers

We constantly strive to improve the quality of all our products and documentation. We have spent an exceptional amount of time to ensure that these documents are correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error from the previous version of this data sheet (PIC16C55X Data Sheet, Literature Number DS40143A), please use the reader response form in the back of this data sheet to inform us. We appreciate your assistance in making this a better document.
1.0 GENERAL DESCRIPTION
The PIC16C55X are 18 and 20-Pin EPROM-based members of the versatile PIC16CXX family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers.
All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC16C55X have enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two-stage instruction pipeline allows all instructions to execute in a single-cycle, except for program branches (which require two cycles). A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.
PIC16C55X microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class.
The PIC16C554 and PIC16C556 have 80 bytes of RAM. The PIC16C558 has 128 bytes of RAM. Each device has 13 I/O pins and an 8-bit timer/counter with an 8-bit programmable prescaler.
PIC16C55X devices have special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) mode offers power saving. The user can wake up the chip from SLEEP through several external and internal interrupts and reset.
A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up.
A UV-erasable CERDIP-packaged version is ideal for code development while the cost-effective One-Time Programmable (OTP) version is suitable for production in any volume.
Table 1-1 shows the features of the PIC16C55X mid-range microcontroller families.
A simplified block diagram of the PIC16C55X is shown in Figure 3-1.
The PIC16C55X series fit perfectly in applications ranging from motor control to low-power remote sensors. The EPROM technology makes customization of application programs (detection levels, pulse generation, timers, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low-cost, low-power, high-performance, ease of use and I/O flexibility make the PIC16C55X very versatile.

1.1 Family and Upward Compatibility
Those users familiar with the PIC16C5X family of microcontrollers will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for PIC16C5X can be easily ported to PIC16C55X family of devices (Appendix B).
The PIC16C55X family fills the niche for users wanting to migrate up from the PIC16C5X family and not needing various peripheral features of other members of the PIC16XX mid-range microcontroller family.

1.2 Development Support
The PIC16C55X family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a low-cost development programmer and a full-featured programmer. A “C” compiler and fuzzy logic support tools are also available.
All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.
All PIC16C55X Family devices use serial programming with clock pin RB6 and data pin RB7.
2.0 PIC16C55X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements the proper device option can be selected using the information in the PIC16C55X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes. Microchip’s PICSTART® and PROMATE™ programmers both support programming of the PIC16C55X.

2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

2.4 Serialized Quick-Turnaround-Production (SQTP) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry-code, password or ID number.
3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C55X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C55X uses a Harvard architecture, in which, program and data are accessed from separate memories using separate busses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched from the same memory. Separating program and data memory further allows instructions to be sized differently than 8-bit wide data words. Instruction opcodes are 14-bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (35) execute in a single-cycle (200 ns @ 20 MHz) except for program branches.

The PIC16C554 addresses 512 x 14 on-chip program memory. The PIC16C556 addresses 1K x 14 program memory. The PIC16C558 addresses 2K x 14 program memory. All program memory is internal.

The PIC16C55X can directly or indirectly address its register files or data memory. All special function registers including the program counter are mapped into the data memory. The PIC16C55X have an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C55X simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16C55X devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two’s complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with a description of the device pins in Table 3-1.
FIGURE 3-1: BLOCK DIAGRAM

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory</th>
<th>Data Memory (RAM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C554</td>
<td>512 x 14</td>
<td>80 x 8</td>
</tr>
<tr>
<td>PIC16C556</td>
<td>1K x 14</td>
<td>80 x 8</td>
</tr>
<tr>
<td>PIC16C558</td>
<td>2K x 14</td>
<td>128 x 8</td>
</tr>
</tbody>
</table>

- **EPROM**
  - Program Memory
  - 512 x 14 to 2K x 14
- **Instruction Register**
- **Instruction Decode & Control**
- **Timing Generation**
- **Oscillator**
- **Power-up Timer**
- **Power-on Reset**
- **Watchdog Timer**
- **Program Counter**
- **Data Bus**
- **RAM Address**
- **Indirect Address**
- **Status Register**
- **ALU**
- **W Register**
- **MCLR**
- **Vdd, Vss**
- **PORTA**
- **PORTB**
- **RB7:RB1**
- **RB0/INT**
- **RA4/T0CKI**
- **RA3**
- **RA2**
- **RA1**
- **RA0**

- **OSC1/CLKIN**
- **OSC2/CLKOUT**
<table>
<thead>
<tr>
<th>Name</th>
<th>DIP Pin #</th>
<th>SSOP Pin #</th>
<th>I/O/P</th>
<th>Buffer Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OSC1/CLKIN</td>
<td>16</td>
<td>18</td>
<td>I</td>
<td>ST/CMOS</td>
<td>Oscillator crystal input/external clock source input.</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>15</td>
<td>17</td>
<td>O</td>
<td>—</td>
<td>Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate.</td>
</tr>
<tr>
<td>MCLR/VPP</td>
<td>4</td>
<td>4</td>
<td>I/P</td>
<td>ST</td>
<td>Master clear (reset) input/programming voltage input. This pin is an active low reset to the device.</td>
</tr>
<tr>
<td>RA0</td>
<td>17</td>
<td>19</td>
<td>I/O</td>
<td>ST</td>
<td>PORTA is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RA1</td>
<td>18</td>
<td>20</td>
<td>I/O</td>
<td>ST</td>
<td>PORTA is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RA2</td>
<td>1</td>
<td>1</td>
<td>I/O</td>
<td>ST</td>
<td>PORTA is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RA3</td>
<td>2</td>
<td>2</td>
<td>I/O</td>
<td>ST</td>
<td>PORTA is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RA4/T0CKI</td>
<td>3</td>
<td>3</td>
<td>I/O</td>
<td>ST</td>
<td>PORTA is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB0/INT</td>
<td>6</td>
<td>7</td>
<td>I/O</td>
<td>TTL/ST(1)</td>
<td>PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-up on all inputs.</td>
</tr>
<tr>
<td>RB1</td>
<td>7</td>
<td>8</td>
<td>I/O</td>
<td>TTL</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB2</td>
<td>8</td>
<td>9</td>
<td>I/O</td>
<td>TTL</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB3</td>
<td>9</td>
<td>10</td>
<td>I/O</td>
<td>TTL</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB4</td>
<td>10</td>
<td>11</td>
<td>I/O</td>
<td>TTL</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB5</td>
<td>11</td>
<td>12</td>
<td>I/O</td>
<td>TTL</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB6</td>
<td>12</td>
<td>13</td>
<td>I/O</td>
<td>TTL/ST(2)</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>RB7</td>
<td>13</td>
<td>14</td>
<td>I/O</td>
<td>TTL/ST(2)</td>
<td>PORTB is a bi-directional I/O port.</td>
</tr>
<tr>
<td>Vss</td>
<td>5</td>
<td>5,6</td>
<td>P</td>
<td>—</td>
<td>Ground reference for logic and I/O pins.</td>
</tr>
<tr>
<td>Vdd</td>
<td>14</td>
<td>15,16</td>
<td>P</td>
<td>—</td>
<td>Positive supply for logic and I/O pins.</td>
</tr>
</tbody>
</table>

Legend: O = output  I/O = input/output  P = power  — = Not used  I = Input  ST = Schmitt Trigger input  TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
Note 2: This buffer is a Schmitt Trigger input when used in serial programming mode.
3.1 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 3-2.

3.2 Instruction Flow/Pipelining

An “Instruction Cycle” consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the “Instruction Register (IR)” in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

![Figure 3-2: Clock/Instruction Cycle](image)

**Figure 3-2: Clock/Instruction Cycle**

**Example 3-1: Instruction Pipeline Flow**

1. MOVLW 55h
   - Fetch 1
   - Execute 1

2. MOVWF PORTB
   - Fetch 2
   - Execute 2

3. CALL SUB_1
   - Fetch 3
   - Execute 3

4. BSF PORTA, BIT3
   - Fetch 4
   - Flush
   - Fetch SUB_1
   - Execute SUB_1

All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is “flushed” from the pipeline while the new instruction is being fetched and then executed.
4.0 MEMORY ORGANIZATION

4.1 Program Memory Organization

The PIC16C55X has a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 512 x 14 (0000h - 01FFh) for the PIC16C554, 1K x 14 (0000h - 03FFh) for the PIC16C556 and 2K x 14 (0000h - 07FFh) for the PIC16C558 are physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 512 x 14 space (PIC16C554) or 1K x 14 space (PIC16C556) or 2K x 14 space (PIC16C558). The reset vector is at 0000h and the interrupt vector is at 0004h (Figure 4-1, Figure 4-2, Figure 4-3).

FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C554

FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C556

FIGURE 4-3: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C558
4.2 Data Memory Organization

The data memory (Figure 4-4 and Figure 4-5) is partitioned into two Banks which contain the general purpose registers and the special function registers. Bank 0 is selected when the RP0 bit is cleared. Bank 1 is selected when the RP0 bit (STATUS <5>) is set. The Special Function Registers are located in the first 32 locations of each Bank. Register locations 20-6Fh (Bank0) on the PIC16C554/556 and 20-7Fh (Bank0) and A0-BFh (Bank1) on the PIC16C558 are general purpose registers implemented as static RAM. Some special purpose registers are mapped in Bank 1.

4.2.1 GENERAL PURPOSE REGISTER FILE

The register file is organized as 80 x 8 in the PIC16C554/556 and 128 x 8 in the PIC16C558. Each is accessed either directly or indirectly through the File Select Register, FSR (Section 4.4).
FIGURE 4-4: DATA MEMORY MAP FOR THE PIC16C554/556

<table>
<thead>
<tr>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>INDF(1)</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
</tr>
<tr>
<td>02h</td>
<td>PCL</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
</tr>
<tr>
<td>07h</td>
<td></td>
</tr>
<tr>
<td>08h</td>
<td></td>
</tr>
<tr>
<td>09h</td>
<td></td>
</tr>
<tr>
<td>0Ah</td>
<td>PCLATH</td>
</tr>
<tr>
<td>0Bh</td>
<td>INTCON</td>
</tr>
<tr>
<td>0Ch</td>
<td></td>
</tr>
<tr>
<td>0Dh</td>
<td></td>
</tr>
<tr>
<td>0Eh</td>
<td>PCON</td>
</tr>
<tr>
<td>0Fh</td>
<td></td>
</tr>
<tr>
<td>10h</td>
<td></td>
</tr>
<tr>
<td>11h</td>
<td></td>
</tr>
<tr>
<td>12h</td>
<td></td>
</tr>
<tr>
<td>13h</td>
<td></td>
</tr>
<tr>
<td>14h</td>
<td></td>
</tr>
<tr>
<td>15h</td>
<td></td>
</tr>
<tr>
<td>16h</td>
<td></td>
</tr>
<tr>
<td>17h</td>
<td></td>
</tr>
<tr>
<td>18h</td>
<td></td>
</tr>
<tr>
<td>19h</td>
<td></td>
</tr>
<tr>
<td>1Ah</td>
<td></td>
</tr>
<tr>
<td>1Bh</td>
<td></td>
</tr>
<tr>
<td>1Ch</td>
<td></td>
</tr>
<tr>
<td>1Dh</td>
<td></td>
</tr>
<tr>
<td>1Eh</td>
<td></td>
</tr>
<tr>
<td>1Fh</td>
<td></td>
</tr>
<tr>
<td>20h</td>
<td></td>
</tr>
<tr>
<td>6Fh</td>
<td></td>
</tr>
<tr>
<td>70h</td>
<td></td>
</tr>
<tr>
<td>7Fh</td>
<td>Bank 0</td>
</tr>
<tr>
<td></td>
<td>Bank 1</td>
</tr>
<tr>
<td></td>
<td>FFh</td>
</tr>
</tbody>
</table>

Unimplemented data memory locations, read as '0'.

Note 1: Not a physical register.

FIGURE 4-5: DATA MEMORY MAP FOR THE PIC16C558

<table>
<thead>
<tr>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>INDF(1)</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
</tr>
<tr>
<td>02h</td>
<td>PCL</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
</tr>
<tr>
<td>07h</td>
<td></td>
</tr>
<tr>
<td>08h</td>
<td></td>
</tr>
<tr>
<td>09h</td>
<td></td>
</tr>
<tr>
<td>0Ah</td>
<td>PCLATH</td>
</tr>
<tr>
<td>0Bh</td>
<td>INTCON</td>
</tr>
<tr>
<td>0Ch</td>
<td></td>
</tr>
<tr>
<td>0Dh</td>
<td></td>
</tr>
<tr>
<td>0Eh</td>
<td>PCON</td>
</tr>
<tr>
<td>0Fh</td>
<td></td>
</tr>
<tr>
<td>10h</td>
<td></td>
</tr>
<tr>
<td>11h</td>
<td></td>
</tr>
<tr>
<td>12h</td>
<td></td>
</tr>
<tr>
<td>13h</td>
<td></td>
</tr>
<tr>
<td>14h</td>
<td></td>
</tr>
<tr>
<td>15h</td>
<td></td>
</tr>
<tr>
<td>16h</td>
<td></td>
</tr>
<tr>
<td>17h</td>
<td></td>
</tr>
<tr>
<td>18h</td>
<td></td>
</tr>
<tr>
<td>19h</td>
<td></td>
</tr>
<tr>
<td>1Ah</td>
<td></td>
</tr>
<tr>
<td>1Bh</td>
<td></td>
</tr>
<tr>
<td>1Ch</td>
<td></td>
</tr>
<tr>
<td>1Dh</td>
<td></td>
</tr>
<tr>
<td>1Eh</td>
<td></td>
</tr>
<tr>
<td>1Fh</td>
<td></td>
</tr>
<tr>
<td>20h</td>
<td></td>
</tr>
<tr>
<td>6Fh</td>
<td></td>
</tr>
<tr>
<td>70h</td>
<td></td>
</tr>
<tr>
<td>7Fh</td>
<td>Bank 0</td>
</tr>
<tr>
<td></td>
<td>Bank 1</td>
</tr>
<tr>
<td></td>
<td>FFh</td>
</tr>
</tbody>
</table>

Unimplemented data memory locations, read as '0'.

Note 1: Not a physical register.
4.2.2 SPECIAL FUNCTION REGISTERS

The special function registers are registers used by the CPU and Peripheral functions for controlling the desired operation of the device (Table 4-1). These registers are static RAM.

The special function registers can be classified into two sets (core and peripheral). The special function registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

### TABLE 4-1: SPECIAL REGISTERS FOR THE PIC16C55X

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR Reset</th>
<th>Value on all other resets (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bank 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>00h</td>
<td>INDF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Addressing this location uses contents of FSR to address data memory (not a physical register)</td>
<td></td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>02h</td>
<td>STATUS</td>
<td>IRP(2)</td>
<td>RP1(2)</td>
<td>RP0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 0xxx</td>
<td>000q quuu</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
<td></td>
<td></td>
<td></td>
<td>RA4</td>
<td>RA3</td>
<td>RA2</td>
<td>RA1</td>
<td>RA0</td>
<td>---x xxx</td>
<td>---u xxxxxx</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>RB7</td>
<td>RB6</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>07h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>08h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>09h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0Ah</td>
<td>PCLATH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Write buffer for upper 5 bits of program counter</td>
<td>---0 0000</td>
</tr>
<tr>
<td>0Bh</td>
<td>INTCON</td>
<td>GIE</td>
<td>(3)</td>
<td>T0IE</td>
<td>INTE</td>
<td>RBIE</td>
<td>T0IF</td>
<td>INTF</td>
<td>RBIF</td>
<td>0000 000x</td>
<td>0000 000x</td>
</tr>
<tr>
<td>0Ch</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0Dh-1Eh</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1Fh</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bank 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>80h</td>
<td>INDF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Addressing this location uses contents of FSR to address data memory (not a physical register)</td>
<td></td>
</tr>
<tr>
<td>81h</td>
<td>OPTION</td>
<td>RBPD</td>
<td>INTEDG</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>82h</td>
<td>PCL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0000 0000</td>
<td>0000 0000</td>
</tr>
<tr>
<td>83h</td>
<td>STATUS</td>
<td></td>
<td></td>
<td></td>
<td>RP0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>0001 1xxx</td>
</tr>
<tr>
<td>84h</td>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>xxxxx xxxxx</td>
</tr>
<tr>
<td>85h</td>
<td>TRISA</td>
<td></td>
<td></td>
<td></td>
<td>TRISA4</td>
<td>TRISA3</td>
<td>TRISA2</td>
<td>TRISA1</td>
<td>TRISA0</td>
<td>---1 1111</td>
<td>---1 1111</td>
</tr>
<tr>
<td>86h</td>
<td>TRISB</td>
<td>TRISB7</td>
<td>TRISB6</td>
<td>TRISB5</td>
<td>TRISB4</td>
<td>TRISB3</td>
<td>TRISB2</td>
<td>TRISB1</td>
<td>TRISB0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>87h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>88h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>89h</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8Ah</td>
<td>PCLATH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Write buffer for upper 5 bits of program counter</td>
<td>---0 0000</td>
</tr>
<tr>
<td>8Bh</td>
<td>INTCON</td>
<td>GIE</td>
<td>(3)</td>
<td>T0IE</td>
<td>INTE</td>
<td>RBIE</td>
<td>T0IF</td>
<td>INTF</td>
<td>RBIF</td>
<td>0000 000x</td>
<td>0000 000x</td>
</tr>
<tr>
<td>8Ch</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8Dh</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8Eh</td>
<td>PCON</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8Fh-9Eh</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend: --- = Unimplemented locations read as ‘0’, u = unchanged, x = unknown, q = value depends on condition, shaded = unimplemented

**Note 1:** Other (non power-up) resets include MCLR reset and Watchdog Timer reset during normal operation.

**Note 2:** IRP & RPI bits are reserved, always maintain these bits clear.

**Note 3:** Bit 6 of INTCON register is reserved for future use. Always maintain this bit as clear.
4.2.2.1 STATUS REGISTER

The STATUS register, shown in Figure 4-6, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as the destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the status register as 000u1uu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions be used to alter the STATUS register because these instructions do not affect any status bits. For other instructions, not affecting any status bits, see the "Instruction Set Summary".

Note 1: The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16C55X and should be programmed as '0'. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products.

Note 2: The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

FIGURE 4-6: STATUS REGISTER (ADDRESS 03H OR 83H)

<table>
<thead>
<tr>
<th>bit7</th>
<th>bit6</th>
<th>bit5</th>
<th>bit4</th>
<th>bit3</th>
<th>bit2</th>
<th>bit1</th>
<th>bit0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IRP</td>
<td>RP1</td>
<td>RP0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **bit7**: IRP: Register Bank Select bit (used for indirect addressing)
  - 1 = Bank 2, 3 (100h - 1FFh)
  - 0 = Bank 0, 1 (00h - FFh)
  The IRP bit is reserved on the PIC16C55X, always maintain this bit clear.

- **bit 6-5**: RP1:RP0: Register Bank Select bits (used for direct addressing)
  - 11 = Bank 3 (180h - 1FFh)
  - 10 = Bank 2 (100h - 17Fh)
  - 01 = Bank 1 (80h - FFh)
  - 00 = Bank 0 (00h - 7Fh)
  Each bank is 128 bytes. The RP1 bit is reserved on the PIC16C55X, always maintain this bit clear.

- **bit 4**: TO: Time-out bit
  - 1 = After power-up, CLRWDT instruction, or SLEEP instruction
  - 0 = A WDT time-out occurred

- **bit 3**: PD: Power-down bit
  - 1 = After power-up or by the CLRWDT instruction
  - 0 = By execution of the SLEEP instruction

- **bit 2**: Z: Zero bit
  - 1 = The result of an arithmetic or logic operation is zero
  - 0 = The result of an arithmetic or logic operation is not zero

- **bit 1**: DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) (for borrow the polarity is reversed)
  - 1 = A carry-out from the 4th low order bit of the result occurred
  - 0 = No carry-out from the 4th low order bit of the result

- **bit 0**: C: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)
  - 1 = A carry-out from the most significant bit of the result occurred
  - 0 = No carry-out from the most significant bit of the result occurred

Note: For borrow the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register.
4.2.2.2 OPTION REGISTER

The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the external RB0/INT interrupt, TMR0 and the weak pull-ups on PORTB.

**Note:** To achieve a 1:1 prescaler assignment for TMR0, assign the prescaler to the WDT (PSA = 1).

**FIGURE 4-7: OPTION REGISTER (ADDRESS 81H)**

<table>
<thead>
<tr>
<th>bit7</th>
<th>RBP0</th>
<th>INTEDG</th>
<th>T0CS</th>
<th>T0SE</th>
<th>PSA</th>
<th>PS2</th>
<th>PS1</th>
<th>PS0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td>R/W-1</td>
<td></td>
</tr>
</tbody>
</table>

bit 7: **RBP0**: PORTB Pull-up Enable bit
- 1 = PORTB pull-ups are disabled
- 0 = PORTB pull-ups are enabled by individual port latch values

bit 6: **INTEDG**: Interrupt Edge Select bit
- 1 = Interrupt on rising edge of RB0/INT pin
- 0 = Interrupt on falling edge of RB0/INT pin

bit 5: **T0CS**: TMR0 Clock Source Select bit
- 1 = Transition on RA4/T0CKI pin
- 0 = Internal instruction cycle clock (CLKOUT)

bit 4: **T0SE**: TMR0 Source Edge Select bit
- 1 = Increment on high-to-low transition on RA4/T0CKI pin
- 0 = Increment on low-to-high transition on RA4/T0CKI pin

bit 3: **PSA**: Prescaler Assignment bit
- 1 = Prescaler is assigned to the WDT
- 0 = Prescaler is assigned to the Timer0 module

bit 2-0: **PS2:PS0**: Prescaler Rate Select bits

<table>
<thead>
<tr>
<th>Bit Value</th>
<th>TMR0 Rate</th>
<th>WDT Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1:2</td>
<td>1:1</td>
</tr>
<tr>
<td>001</td>
<td>1:4</td>
<td>1:2</td>
</tr>
<tr>
<td>010</td>
<td>1:8</td>
<td>1:4</td>
</tr>
<tr>
<td>011</td>
<td>1:16</td>
<td>1:8</td>
</tr>
<tr>
<td>100</td>
<td>1:32</td>
<td>1:16</td>
</tr>
<tr>
<td>101</td>
<td>1:64</td>
<td>1:32</td>
</tr>
<tr>
<td>110</td>
<td>1:128</td>
<td>1:64</td>
</tr>
<tr>
<td>111</td>
<td>1:256</td>
<td>1:128</td>
</tr>
</tbody>
</table>
4.2.2.3 INTCON REGISTER

The INTCON register is a readable and writable register which contains the various enable and flag bits for all interrupt sources.

**Note:** Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

**FIGURE 4-8: INTCON REGISTER (ADDRESS 0BH OR 8BH)**

<table>
<thead>
<tr>
<th>bit7</th>
<th>bit6</th>
<th>bit5</th>
<th>bit4</th>
<th>bit3</th>
<th>bit2</th>
<th>bit1</th>
<th>bit0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-x</td>
</tr>
</tbody>
</table>

- **bit7:** **GIE:** Global Interrupt Enable bit
  - 1 = Enables all un-masked interrupts
  - 0 = Disables all interrupts
- **bit 6:** — = Reserved for future use. Always maintain this bit clear.
- **bit 5:** **TOIE:** TMR0 Overflow Interrupt Enable bit
  - 1 = Enables the TMR0 interrupt
  - 0 = Disables the TMR0 interrupt
- **bit 4:** **INTE:** RB0/INT External Interrupt Enable bit
  - 1 = Enables the RB0/INT external interrupt
  - 0 = Disables the RB0/INT external interrupt
- **bit 3:** **RBIE:** RB Port Change Interrupt Enable bit
  - 1 = Enables the RB port change interrupt
  - 0 = Disables the RB port change interrupt
- **bit 2:** **T0IF:** TMR0 Overflow Interrupt Flag bit
  - 1 = TMR0 register has overflowed (must be cleared in software)
  - 0 = TMR0 register did not overflow
- **bit 1:** **INTF:** RB0/INT External Interrupt Flag bit
  - 1 = The RB0/INT external interrupt occurred (must be cleared in software)
  - 0 = The RB0/INT external interrupt did not occur
- **bit 0:** **RBIF:** RB Port Change Interrupt Flag bit
  - 1 = When at least one of the RB7:RB4 pins changed state (must be cleared in software)
  - 0 = None of the RB7:RB4 pins have changed state

- **R** = Readable bit
- **W** = Writable bit
- **n** = Value at POR reset
- **x** = Unknown at POR reset
4.2.2.4 PCON REGISTER

The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR reset or WDT reset. See Section 7.3 and Section 7.4 for detailed reset operation.

**FIGURE 4-9: PCON REGISTER (ADDRESS 8Eh)**

<table>
<thead>
<tr>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>U-0</th>
<th>R/W-0</th>
<th>U-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>POR</td>
<td>—</td>
</tr>
</tbody>
</table>

bit 7

bit 7-2: Unimplemented: Read as '0'

bit 1: **POR**: Power-on Reset Status bit
  1 = No Power-on Reset occurred
  0 = Power-on Reset occurred

bit 0: Unimplemented: Read as '0'
4.3 PCL and PCLATH

The program counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high bits (PC<12:8>) are not directly readable or writable and come from PCLATH. On any reset, the PC is cleared. Figure 4-10 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0> → PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3> → PCH).

FIGURE 4-10: LOADING OF PC IN DIFFERENT SITUATIONS

4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note “Implementing a Table Read” (AN556).

4.3.2 STACK

The PIC16C55X family has an 8 level deep x 13-bit wide hardware stack (Figure 4-1, Figure 4-2 and Figure 4-3). The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

Note 1: There are no STATUS bits to indicate stack overflow or stack underflow conditions.

Note 2: There are no instructions mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or vectoring to an interrupt address.
4.4 **Indirect Addressing, INDF and FSR Registers**

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the file select register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-11. However, IRP is not used in the PIC16C55X.

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-1.

**EXAMPLE 4-1: INDIRECT ADDRESSING**

```assembly
movlw 0x20  ;initialize pointer
movwf FSR   ;to RAM
NEXT  
    clrf INDF ;clear INDF register
    incf FSR  ;inc pointer
    btfss FSR,4 ;all done?
    goto NEXT ;no clear next
    CONTINUE: ;yes continue
```

**FIGURE 4-11: DIRECT/INDIRECT ADDRESSING PIC16C55X**

For memory map detail see Figure 4-4 and Figure 4-5.

Note 1: The RP1 and IRP bits are reserved, always maintain these bits clear.
5.0 I/O PORTS

The PIC16C55X have two ports, PORTA and PORTB.

5.1 PORTA and TRISA Registers

PORTA is a 5-bit wide latch. RA4 is a Schmitt Trigger input and an open drain output. Port RA4 is multiplexed with the TOCKI clock input. All other RA port pins have Schmitt Trigger input levels and full CMOS output drivers. All pins have data direction bits (TRIS registers) which can configure these pins as input or output.

A '1' in the TRISA register puts the corresponding output driver in a high-impedance mode. A '0' in the TRISA register puts the contents of the output latch on the selected pin(s).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

Note: On reset, the TRISA register is set to all inputs.

FIGURE 5-1: BLOCK DIAGRAM OF PORT PINS RA<3:0>

FIGURE 5-2: BLOCK DIAGRAM OF RA4 PIN

Note 1: I/O pin has protection diodes to Vss only.
### TABLE 5-1: PORTA FUNCTIONS

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit #</th>
<th>Buffer Type</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>RA0</td>
<td>bit0</td>
<td>ST</td>
<td>Input/output</td>
</tr>
<tr>
<td>RA1</td>
<td>bit1</td>
<td>ST</td>
<td>Input/output</td>
</tr>
<tr>
<td>RA2</td>
<td>bit2</td>
<td>ST</td>
<td>Input/output</td>
</tr>
<tr>
<td>RA3</td>
<td>bit3</td>
<td>ST</td>
<td>Input/output</td>
</tr>
<tr>
<td>RA4/T0CKI</td>
<td>bit4</td>
<td>ST</td>
<td>Input/output or external clock input for TMR0. Output is open drain type.</td>
</tr>
</tbody>
</table>

Legend: ST = Schmitt Trigger input

### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>05h</td>
<td>PORTA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RA4</td>
<td>RA3</td>
<td>RA2</td>
<td>RA1</td>
<td>RA0</td>
<td>---x xxxx</td>
</tr>
<tr>
<td>85h</td>
<td>TRISA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>TRISA4</td>
<td>TRISA3</td>
<td>TRISA2</td>
<td>TRISA1</td>
<td>TRISA0</td>
<td>---1 1111</td>
</tr>
</tbody>
</table>

Legend: — = Unimplemented locations, read as '0'

**Note:** Note: Shaded bits are not used by PORTA.
5.2 PORTB and TRISB Registers

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. A '1' in the TRISB register puts the corresponding output driver in a high impedance mode. A '0' in the TRISB register puts the contents of the output latch on the selected pin(s).

Reading PORTB register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

Each of the PORTB pins has a weak internal pull-up (~200 μA typical). A single control bit can turn on all the pull-ups. This is done by clearing the RBPU (OPTION<7>) bit. The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on Power-on Reset.

Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The “mismatch” outputs of RB7:RB4 are OR'ed together to generate the RBIF interrupt (flag latched in INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

a) Any read or write of PORTB. This will end the mismatch condition.

b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and clear flag bit RBIF to be cleared.

This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a key pad and make it possible for wake-up on key-depression. (See AN552 in the Microchip Embedded Control Handbook.)

Note: If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RBIF interrupt flag may not get set.

The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature.

FIGURE 5-4: BLOCK DIAGRAM OF RB3:RB0 PINS

Note 1: I/O pins have diode protection to Vdd and Vss.

Note 2: TRISB = 1 enables weak pull-up if RBPU = 0' (OPTION<7>).
TABLE 5-3: PORTB FUNCTIONS

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit #</th>
<th>Buffer Type</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>RB0/INT</td>
<td>bit0</td>
<td>TTL/ST(1)</td>
<td>Input/output or external interrupt input. Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB1</td>
<td>bit1</td>
<td>TTL</td>
<td>Input/output pin. Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB2</td>
<td>bit2</td>
<td>TTL</td>
<td>Input/output pin. Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB3</td>
<td>bit3</td>
<td>TTL</td>
<td>Input/output pin. Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB4</td>
<td>bit4</td>
<td>TTL</td>
<td>Input/output pin (with interrupt on change). Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB5</td>
<td>bit5</td>
<td>TTL</td>
<td>Input/output pin (with interrupt on change). Internal software programmable weak pull-up.</td>
</tr>
<tr>
<td>RB6</td>
<td>bit6</td>
<td>TTL/ST(2)</td>
<td>Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock pin.</td>
</tr>
<tr>
<td>RB7</td>
<td>bit7</td>
<td>TTL/ST(2)</td>
<td>Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data pin.</td>
</tr>
</tbody>
</table>

Legend: ST = Schmitt Trigger, TTL = TTL input
Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
Note 2: This buffer is a Schmitt Trigger input when used in serial programming mode.

TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on All Other Rests</th>
</tr>
</thead>
<tbody>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>RB7</td>
<td>RB6</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
<td>xxxx</td>
<td>xxxx</td>
</tr>
<tr>
<td>86h</td>
<td>TRISB</td>
<td>TRISB7</td>
<td>TRISB6</td>
<td>TRISB5</td>
<td>TRISB4</td>
<td>TRISB3</td>
<td>TRISB2</td>
<td>TRISB1</td>
<td>TRISB0</td>
<td>1111</td>
<td>1111</td>
</tr>
<tr>
<td>81h</td>
<td>OPTION</td>
<td>RBPU</td>
<td>INTEDG</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111</td>
<td>1111</td>
</tr>
</tbody>
</table>

Note: Shaded bits are not used by PORTB.
5.3 I/O Programming Considerations

5.3.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. The **BCF** and **BSF** instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a **BSF** operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the **BSF** operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (e.g., bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and re-written to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown.

Reading the port register, reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read modify write instructions (ex., **BCF**, **BSF**, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-1 shows the effect of two sequential read-modify-write instructions (ex., **BCF**, **BSF**, etc.) on an I/O port.

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

**EXAMPLE 5-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT**

```plaintext
; Initial PORT settings: PORTB<7:4> Inputs
; PORTB<3:0> Outputs
; PORTB<7:6> have external pull-up and are not connected to other circuitry

BCF PORTB, 7 ; 01pp pppp 11pp pppp
BCF PORTB, 6 ; 10pp pppp 11pp pppp
BSF STATUS,RP0 ;
BCF TRISB, 7 ; 10pp pppp 11pp pppp
BCF TRISB, 6 ; 10pp pppp 10pp pppp

; Note that the user may have expected the pin values to be 00pp pppp. The 2nd BCF caused RB7 to be latched as the pin value (High).
```

5.3.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-5). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction which causes that file to be read into the CPU is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with an NOP or another instruction not accessing this I/O port.

**FIGURE 5-5: SUCCESSIVE I/O OPERATION**

<table>
<thead>
<tr>
<th>A1</th>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A1</th>
<th>A2</th>
<th>A3</th>
<th>A4</th>
<th>A1</th>
<th>A2</th>
<th>A3</th>
<th>A4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Q1</td>
<td>Q2</td>
<td>Q3</td>
<td>Q4</td>
<td>Q1</td>
<td>Q2</td>
<td>Q3</td>
<td>Q4</td>
<td>Q1</td>
<td>Q2</td>
<td>Q3</td>
<td>Q4</td>
</tr>
</tbody>
</table>

Note:

This example shows write to PORTB followed by a read from PORTB.
Note that:

- data setup time = \(0.25 \times T_{CY} - T_{PD}\)
- where \(T_{CY}\) = instruction cycle and \(T_{PD}\) = propagation delay of Q1 cycle to output valid.

Therefore, at higher clock frequencies, a write followed by a read may be problematic.
6.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In timer mode, the TMR0 will increment every instruction cycle (without prescaler). If Timer0 is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to TMR0.

Counter mode is selected by setting the T0CS bit. In this mode Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge (T0SE) control bit (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2.

The prescaler is shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale value of 1, 2, 4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler.

6.1 TIMER0 Interrupt

Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the TOIF bit. The interrupt can be masked by clearing the TOIE bit (INTCON<5>). The TOIF bit (INTCON<2>) must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The Timer0 interrupt cannot wake the processor from SLEEP since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing.
FIGURE 6-3: TIMER0 TIMING: INTERNAL CLOCK/PREScale 1:2

FIGURE 6-4: TIMER0 INTERRUPT TIMING

Note 1: T0IF interrupt flag is sampled here (every Q1).
2: Interrupt latency = 4Tcy, where Tcy = instruction cycle time.
3: CLKOUT is available only in RC oscillator mode.
6.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

6.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

6.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.

**FIGURE 6-5: TIMER0 TIMING WITH EXTERNAL CLOCK**

<table>
<thead>
<tr>
<th>External Clock Input or Prescaler output</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
</tr>
</thead>
<tbody>
<tr>
<td>External Clock/Prescaler Output after sampling</td>
<td>(2)</td>
<td>(1)</td>
<td>(3)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Increment Timer0 (Q4)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Timer0</td>
<td>T0</td>
<td>T0 + 1</td>
<td>T0 + 2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Delay from clock input change to Timer0 increment is 3Tosc to 7Tosc. (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4Tosc max.

2: External clock if no prescaler selected, Prescaler output otherwise.

3: The arrows indicate the points in time where sampling occurs.
6.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as “prescaler” throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWD instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

Note: T0SE, T0CS, PSA, PS0-PS2 are bits in the OPTION register.
6.3.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed “on the fly” during program execution). To avoid an unintended device RESET, the following instruction sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to WDT. Lines 5-7 are required only if the desired postscaler rate is 1:1 (PS<2:0> = 000) or 1:2 (PS<2:0> = 001).

EXAMPLE 6-1: CHANGING PRESCALER (TIMER0→WDT)

1. BCF STATUS, RP0 ;Skip if already in ; Bank 0
2. CLR WDT ;Clear WDT
3. CLRF TMR0 ;Clear Timer0 & Prescaler
4. BSF STATUS, RP0 ;Bank 1
5. MOVLW '00101111'b ;These 3 lines (5, 6, 7) ; are required only if ; desired PS<2:0> are
6. MOVWF OPTION ; 000 or 001
7. CLR WDT
8. MOVLW '00101xxx'b ;Set Postscaler to
9. MOVWF OPTION ; desired WDT rate
10. BCF STATUS, RP0 ;Return to Bank 0

To change prescaler from the WDT to the TMR0 module use the sequence shown in Example 6-2. This precaution must be taken even if the WDT is disabled.

EXAMPLE 6-2: CHANGING PRESCALER (WDT→TIMER0)

CLRWDT ;Clear WDT and ;prescaler
BSF STATUS, RP0
MOVWL b'xxxx0xxx' ;Select Timer0, new ;postscaler value and ;clock source
MOVWF OPTION
BCF STATUS, RP0

TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER0

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on POR</th>
<th>Value on All Other Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>01h</td>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxxxx xxxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>0Bh/8Bh</td>
<td>INTCON</td>
<td>GIE</td>
<td>+</td>
<td>TOIE</td>
<td>INTE</td>
<td>RBIE</td>
<td>TOIF</td>
<td>INTF</td>
<td>RBIF</td>
<td>0000 000x</td>
<td>0000 000x</td>
</tr>
<tr>
<td>81h</td>
<td>OPTION</td>
<td>RBPU</td>
<td>INTEDG</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>85h</td>
<td>TRISA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>TRISA4</td>
<td>TRISA3</td>
<td>TRISA2</td>
<td>TRISA1</td>
<td>TRISA0</td>
<td>---1 1111</td>
<td>---1 1111</td>
</tr>
</tbody>
</table>

Legend: — = Unimplemented locations, read as ‘0’.
+ = Reserved for future use.

Note: Shaded bits are not used by TMR0 module.
7.0 SPECIAL FEATURES OF THE CPU

What sets apart a microcontroller from other processors are special circuits to deal with the needs of real time applications. The PIC16C55X family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection.

These are:
1. OSC selection
2. Reset
   Power-on Reset (POR)
   Power-up Timer (PWRT)
   Oscillator Start-Up Timer (OST)
3. Interrupts
4. Watchdog Timer (WDT)
5. SLEEP
6. Code protection
7. ID Locations
8. In-circuit serial programming

The PIC16C55X has a Watchdog Timer which is controlled by configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only, designed to keep the part in reset while the power supply stabilizes. With these two functions on-chip, most applications need no external reset circuitry.

The SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through external reset, Watchdog Timer wake-up or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.
7.1 Configuration Bits

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h – 3FFFh), which can be accessed only during programming.

FIGURE 7-1: CONFIGURATION WORD

<table>
<thead>
<tr>
<th>CP1</th>
<th>CP0</th>
<th>CP1</th>
<th>CP0</th>
<th>CP1</th>
<th>CP0</th>
<th>Reserved</th>
<th>CP1</th>
<th>CP0</th>
<th>PWRT</th>
<th>WDTE</th>
<th>FOSC1</th>
<th>FOSC0</th>
<th>CONFIG Address REGISTER</th>
<th>2007h</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit13</td>
<td>bit12-8</td>
<td>CP&lt;1:0&gt;: Code protection bits(1)</td>
<td>5-4:</td>
<td>11 = Code protection off</td>
<td>10 = Upper half of program memory code protected</td>
<td>01 = Upper 3/4th of program memory code protected</td>
<td>00 = All memory is code protected</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>bit 7: Unimplemented: Read as '1'</td>
<td>bit 6: Reserved: Do not use</td>
<td>bit 3: PWRT: Power-up Timer Enable bit</td>
<td>1 = PWRT disabled</td>
<td>0 = PWRT enabled</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>bit 2: WDTE: Watchdog Timer Enable bit</td>
<td>1 = WDT enabled</td>
<td>0 = WDT disabled</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>bit 1-0: FOSC1:FOSC0: Oscillator Selection bits</td>
<td>11 = RC oscillator</td>
<td>10 = HS oscillator</td>
<td>01 = XT oscillator</td>
<td>00 = LP oscillator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: All of the CP1:CP0 pairs have to be given the same value to enable the code protection scheme listed.
7.2 Oscillator Configurations

7.2.1 OSCILLATOR TYPES

The PIC16C55X can be operated in four different oscillator options. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

7.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation (Figure 7-2). The PIC16C55X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1 pin (Figure 7-3).

FIGURE 7-2: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (HS, XT OR LP OSC CONFIGURATION)

See Table 7-1 and Table 7-2 for recommended values of C1 and C2.

Note: A series resistor may be required for AT strip cut crystals.

FIGURE 7-3: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Freq</th>
<th>OSC1</th>
<th>OSC2</th>
</tr>
</thead>
<tbody>
<tr>
<td>XT</td>
<td>455 kHz</td>
<td>22 - 100 pF</td>
<td>22 - 100 pF</td>
</tr>
<tr>
<td></td>
<td>2.0 MHz</td>
<td>15 - 68 pF</td>
<td>15 - 68 pF</td>
</tr>
<tr>
<td></td>
<td>4.0 MHz</td>
<td>15 - 68 pF</td>
<td>15 - 68 pF</td>
</tr>
<tr>
<td>HS</td>
<td>8.0 MHz</td>
<td>10 - 68 pF</td>
<td>10 - 68 pF</td>
</tr>
<tr>
<td></td>
<td>16.0 MHz</td>
<td>10 - 22 pF</td>
<td>10 - 22 pF</td>
</tr>
</tbody>
</table>

Higher capacitance increases the stability of the oscillator but also increases the start-up time. These values are for design guidance only. Each oscillator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

Resonators to be Characterized:

- 455 kHz Panasonic EFO-A455K04B – ±0.3%
- 2.0 MHz Murata Erie CSA2.00MG – ±0.5%
- 4.0 MHz Murata Erie CSA4.00MG – ±0.5%
- 8.0 MHz Murata Erie CSA8.00MT – ±0.5%
- 16.0 MHz Murata Erie CSA16.00MX – ±0.5%

All resonators used did not have built-in capacitors.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Freq</th>
<th>OSC1</th>
<th>OSC2</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP</td>
<td>32 kHz</td>
<td>68 - 100 pF</td>
<td>68 - 100 pF</td>
</tr>
<tr>
<td></td>
<td>200 kHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
<tr>
<td>XT</td>
<td>100 kHz</td>
<td>68 - 150 pF</td>
<td>150 - 200 pF</td>
</tr>
<tr>
<td></td>
<td>2 MHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
<tr>
<td></td>
<td>4 MHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
<tr>
<td>HS</td>
<td>8 MHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
<tr>
<td></td>
<td>10 MHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
<tr>
<td></td>
<td>20 MHz</td>
<td>15 - 30 pF</td>
<td>15 - 30 pF</td>
</tr>
</tbody>
</table>

Higher capacitance increases the stability of the oscillator but also increases the start-up time. These values are for design guidance only. Rs may be required in HS mode as well as XT mode to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

Crystals to be Characterized:

- 32.768 kHz Epson C-001R32.768K-A ± 20 PPM
- 100 kHz Epson C-2 100.00 KC-P ± 20 PPM
- 200 kHz STD XTL 200.000 kHz ± 20 PPM
- 2.0 MHz ECS ECS-20-S-2 ± 50 PPM
- 4.0 MHz ECS ECS-40-S-4 ± 50 PPM
- 10.0 MHz ECS ECS-100-S-4 ± 50 PPM
- 20.0 MHz ECS ECS-200-S-4 ± 50 PPM

TABLE 7-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS (PRELIMINARY)

TABLE 7-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR (PRELIMINARY)
7.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a pre-packaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance, or one with parallel resonance.

Figure 7-4 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180° phase shift that a parallel oscillator requires. The 4.7 kΩ resistor provides the negative feedback for stability. The 10 kΩ potentiometers bias the 74AS04 in the linear region. This could be used for external oscillator designs.

FIGURE 7-4: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT

Figure 7-5 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180° phase shift in a series resonant oscillator circuit. The 330 Ω resistors provide the negative feedback to bias the inverters in their linear region.

FIGURE 7-5: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT

7.2.4 RC OSCILLATOR

For timing insensitive applications the “RC” device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 7-6 shows how the R/C combination is connected to the PIC16C55X. For Rext values below 2.2 kΩ, the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g., 1 MΩ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 kΩ and 100 kΩ.

Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (Figure 3-2 for waveform).

FIGURE 7-6: RC OSCILLATOR MODE
7.3 Reset

The PIC16C55X differentiates between various kinds of reset:

a) Power-on reset (POR)

b) MCLR reset during normal operation

c) MCLR reset during SLEEP

d) WDT reset (normal operation)

e) WDT wake-up (SLEEP)

Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a “reset state” on Power-on reset, on MCLR or WDT reset and on MCLR reset during SLEEP. They are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. TO and PD bits are set or cleared differently in different reset situations as indicated in Table 7-4. These bits are used in software to determine the nature of the reset. See Table 7-6 for a full description of reset states of all registers.

A simplified block diagram of the on-chip reset circuit is shown in Figure 7-7.

The MCLR reset path has a noise filter to detect and ignore small pulses. See Table 10-4 for pulse width specification.

Figure 7-7: Simplified Block Diagram of On-Chip Reset Circuit

Note 1: This is a separate oscillator from the RC oscillator of the CLkin pin.
7.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST)

7.4.1 POWER-ON RESET (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.6 V – 1.8 V). To take advantage of the POR, just tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details.

The POR circuit does not produce internal reset when VDD declines.

When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met.

For additional information, refer to Application Note AN607 “Power-up Trouble Shooting”.

7.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRT can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-Up Time delay will vary from chip to chip and due to VDD, temperature and process variation. See DC parameters for details.

7.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on power-on reset or wake-up from SLEEP.

7.4.4 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows: First PWRT time-out is invoked after POR has expired, then OST is activated. The total time-out will vary based on oscillator configuration and PWRT bit status. For example, in RC mode with PWRT bit erased (PWRT disabled), there will be no time-out at all. Figure 7-8, Figure 7-9 and Figure 7-10 depict time-out sequences.

Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (see Figure 7-9). This is useful for testing purposes or to synchronize more than one PIC16C55X device operating in parallel.

Table 7-5 shows the reset conditions for some special registers, while Table 7-6 shows the reset conditions for all the registers.
7.4.5 POWER CONTROL/STATUS REGISTER

(PCON)

Bit1 is POR (Power-on-reset). It is a ‘0’ on power-on-reset and unaffected otherwise. The user must write a ‘1’ to this bit following a power-on-reset. On a subsequent reset if POR is ‘0’, it will indicate that a power-on-reset must have occurred (VDD may have gone too low).

TABLE 7-3: TIME-OUT IN VARIOUS SITUATIONS

<table>
<thead>
<tr>
<th>Oscillator Configuration</th>
<th>Power-up</th>
<th>Wake-up from SLEEP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PWRTE = 0</td>
<td>PWRTE = 1</td>
</tr>
<tr>
<td>XT, HS, LP</td>
<td>72 ms + 1024 Tosc</td>
<td>1024 Tosc</td>
</tr>
<tr>
<td>RC</td>
<td>72 ms</td>
<td>—</td>
</tr>
</tbody>
</table>

TABLE 7-4: STATUS BITS AND THEIR SIGNIFICANCE

<table>
<thead>
<tr>
<th>POR</th>
<th>TO</th>
<th>PD</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Power-on-reset</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>X</td>
<td>Illegal, TO is set on POR</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>0</td>
<td>Illegal, PD is set on POR</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>WDT Reset</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>WDT Wake-up</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>MCLR reset during normal operation</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>MCLR reset during SLEEP</td>
</tr>
<tr>
<td>Condition</td>
<td>Program Counter</td>
<td>STATUS Register</td>
<td>PCON Register</td>
</tr>
<tr>
<td>-------------------------------</td>
<td>-----------------</td>
<td>-----------------</td>
<td>---------------</td>
</tr>
<tr>
<td>Power-on Reset</td>
<td>000h</td>
<td>0001 1xxx</td>
<td>---- --0-</td>
</tr>
<tr>
<td>MCLR reset during normal operation</td>
<td>000h</td>
<td>0001 1uuu</td>
<td>---- --u-</td>
</tr>
<tr>
<td>MCLR reset during SLEEP</td>
<td>000h</td>
<td>0001 0uuu</td>
<td>---- --u-</td>
</tr>
<tr>
<td>WDT reset</td>
<td>000h</td>
<td>0000 1uuu</td>
<td>---- --u-</td>
</tr>
<tr>
<td>WDT Wake-up</td>
<td>PC + 1</td>
<td>uu00 0uuu</td>
<td>---- --u-</td>
</tr>
<tr>
<td>Interrupt Wake-up from SLEEP</td>
<td>PC + 1&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>uu01 0uuu</td>
<td>---- --u-</td>
</tr>
</tbody>
</table>

Legend:  
- `u` = unchanged,  
- `x` = unknown,  
- `-` = unimplemented bit, reads as '0'.

Note 1: When the wake-up is due to an interrupt and global enable bit, GIE is set, the PC is loaded with the interrupt vector (0004h) after execution of PC+1.

<table>
<thead>
<tr>
<th>Register</th>
<th>Address</th>
<th>Power-on Reset</th>
<th>MCLR Reset during normal operation</th>
<th>MCLR Reset during SLEEP</th>
<th>WDT Reset</th>
<th>Wake up from SLEEP through interrupt</th>
<th>Wake up from SLEEP through WDT time-out</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>-</td>
<td>xxxx xxxx</td>
<td>uu000 uuuu</td>
<td>uu000 uu000</td>
<td>PC + 1&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>uu00q quuu&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>uu00q quuu&lt;sup&gt;(3)&lt;/sup&gt;</td>
</tr>
<tr>
<td>INDF</td>
<td>00h</td>
<td>--</td>
<td>--</td>
<td>--</td>
<td>--</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>TMR0</td>
<td>01h</td>
<td>xxxx xxxx</td>
<td>uu000 uu000</td>
<td>uu000 uu000</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>PCL</td>
<td>02h</td>
<td>0000 0000</td>
<td>0000 0000</td>
<td>PC + 1&lt;sup&gt;(2)&lt;/sup&gt;</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>STATUS</td>
<td>03h</td>
<td>0001 1xxx</td>
<td>000q quuu&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>uu00q quuu&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>FSR</td>
<td>04h</td>
<td>xxxx xxxx</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>PORTA</td>
<td>05h</td>
<td>---x xxxx</td>
<td>---u uu00</td>
<td>---u uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>PORTB</td>
<td>06h</td>
<td>xxxx xxxx</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>PCLATH</td>
<td>0Ah</td>
<td>---0 0000</td>
<td>---0 0000</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>INTCON</td>
<td>0Bh</td>
<td>0000 000x</td>
<td>0000 000x</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>OPTION</td>
<td>08h</td>
<td>1111 1111</td>
<td>1111 1111</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>TRISA</td>
<td>05h</td>
<td>---1 1111</td>
<td>---1 1111</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>TRISB</td>
<td>06h</td>
<td>1111 1111</td>
<td>1111 1111</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
<td>uu00 uu00</td>
</tr>
<tr>
<td>PCON</td>
<td>08h</td>
<td>---- --0-</td>
<td>---- --u-</td>
<td>---- --u-</td>
<td>---- --u-</td>
<td>---- --u-</td>
<td>---- --u-</td>
</tr>
</tbody>
</table>

Legend:  
- `u` = unchanged,  
- `x` = unknown,  
- `-` = unimplemented bit, reads as '0',  
- `q` = value depends on condition.

Note 1: One or more bits in INTCON will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 7-5 for reset value for specific condition.
FIGURE 7-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1

FIGURE 7-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2

FIGURE 7-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)
FIGURE 7-11: EXTERNAL POWER-ON
RESET CIRCUIT (FOR SLOW
VDD POWER-UP)

Note 1: External power-on reset circuit is required
only if VDD power-up slope is too slow. The diode D helps discharge the capaci-
tor quickly when VDD powers down.
2: < 40 kΩ is recommended to make sure
that voltage drop across R does not vio-
late the device's electrical specification.
3: R1 = 100Ω to 1 kΩ will limit any current
flowing into MCLR from external capaci-
tor C in the event of MCLR/VPP pin
breakdown due to Electrostatic Dis-
charge (ESD) or Electrical Overstress
(EOS).
7.5 **Interrupts**

The PIC16C55X has 3 sources of interrupt:

- External interrupt RB0/INT
- TMR0 overflow interrupt
- PortB change interrupts (pins RB7:RB4)

The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. Individual interrupts can be disabled through their corresponding enable bits in INTCON register. GIE is cleared on reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables RB0/INT interrupts.

The INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

When an interrupt is responded to, the GIE is cleared to disable any further interrupt, the return address is pushed into the stack and the PC is loaded with 0004h. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid RB0/INT recursive interrupts.

![FIGURE 7-12: INTERRUPT LOGIC](image)

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs (Figure 7-13). The latency is the same for one or two cycle instructions. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid multiple interrupt requests. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

| Note 1: | Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. |
| Note 2: | When an instruction that clears the GIE bit is executed, any interrupts that were pending for execution in the next cycle are ignored. The CPU will execute a NOP in the cycle immediately following the instruction which clears the GIE bit. The interrupts which were ignored are still pending to be serviced when the GIE bit is set again. |
7.5.1 RB0/INT INTERRUPT

An external interrupt on RB0/INT pin is edge triggered: either rising if INTEDG bit (OPTION<6>) is set, or falling if INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, the INTF bit (INTCON<1>) is set. This interrupt can be disabled by clearing the INTE control bit (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before re-enabling this interrupt. The RB0/INT interrupt can wake-up the processor from SLEEP, if the INTE bit was set prior to going into SLEEP. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up. See Section 7.8 for details on SLEEP and Figure 7-16 for timing of wake-up from SLEEP through RB0/INT interrupt.

7.5.2 TMR0 INTERRUPT

An overflow (FFh → 00h) in the TMR0 register will set the T0IF (INTCON<2>) bit. The interrupt can be enabled/disabled by setting/clearing T0IE (INTCON<5>) bit. For operation of the Timer0 module, see Section 6.0.

7.5.3 PORTB INTERRUPT

An input change on PORTB <7:4> sets the RBIF (INTCON<0>) bit. The interrupt can be enabled/disabled by setting/clearing the RBIE (INTCON<4>) bit. For operation of PORTB (Section 5.2).

Note: If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RBIF interrupt flag may get set.

FIGURE 7-13: INT PIN INTERRUPT TIMING

[Diagram showing timing of interrupt process]

Note 1: INTF flag is sampled here (every Q1).
2: Interrupt latency = 3-4 Tcy where Tcy = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction.
3: CLKOUT is available only in RC oscillator mode.
4: For minimum width of INT pulse, refer to AC specs.
5: INTF is enabled to be set anytime during the Q4-Q1 cycles.
7.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt, e.g. W register and STATUS register. This will have to be implemented in software. Example 7-1 stores and restores the STATUS and W registers. The user register, W_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W_TEMP is defined at 0x20 in Bank 0 and it must also be defined at 0xA0 in Bank 1). The user register, STATUS_TEMP, must be defined in Bank 0. The Example 7-1:

- Stores the W register
- Stores the STATUS register in Bank 0
- Executes the ISR code
- Restores the STATUS (and bank select bit register)
- Restores the W register

EXAMPLE 7-1: SAVING THE STATUS AND W REGISTERS IN RAM

```
MOVWF W_TEMP ;copy W to temp register, ;could be in either bank
SWAPF STATUS,W ;swap status to be saved into W
BCF STATUS,RP0 ;change to bank 0 regardless ;of current bank
MOVWF STATUS_TEMP ;save status to bank 0 ;register
: ;(ISR)
:
SNAPF STATUS_TEMP,W ;swap STATUS_TEMP register ;into W, sets bank to original ;state
MOVF STATUS ;move W into STATUS register
SNAPF W_TEMP,F ;swap W_TEMP
SNAPF W_TEMP,W ;swap W_TEMP into W
```

7.7 Watchdog Timer (WDT)

The watchdog timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the CLKIN pin. That means that the WDT will run, even if the clock on the OSC1 and OSC2 pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming the configuration bit WDTE as clear (Section 7.1).

7.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET.

The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

7.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler) it may take several seconds before a WDT time-out occurs.
FIGURE 7-14: WATCHDOG TIMER BLOCK DIAGRAM

Note: T0SE, T0CS, PSA, PS0-PS2 are bits in the OPTION register.

FIGURE 7-15: SUMMARY OF WATCHDOG TIMER REGISTERS

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>2007h</td>
<td>Config. bits</td>
<td>—</td>
<td>+</td>
<td>CP1</td>
<td>CP0</td>
<td>PWRTE</td>
<td>WDTE</td>
<td>FOSC1</td>
<td>FOSC0</td>
</tr>
<tr>
<td>81h</td>
<td>OPTION</td>
<td>RBPU</td>
<td>INTEDG</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
</tr>
</tbody>
</table>

Legend: Shaded cells are not used by the Watchdog Timer.
— = Unimplemented location, read as '0'.
+ = Reserved for future use.
7.8 Power-Down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the PD bit in the STATUS register is cleared, the TO bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before SLEEP was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD, or VSS, with no external circuitry drawing current from the I/O pin. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The T0CKI input should also be at VDD or VSS for lowest current consumption. The contribution from on chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VHMC).

Note: It should be noted that a RESET generated by a WDT time-out does not drive MCLR pin low.

7.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

1. External reset input on MCLR pin
2. Watchdog Timer Wake-up (if WDT was enabled)
3. Interrupt from RB0/INT pin or RB Port change

The first event will cause a device reset. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device reset. PD bit, which is set on power-up is cleared when SLEEP is invoked. TO bit is cleared if WDT Wake-up occurred.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have an NOP after the SLEEP instruction.

Note: If the global interrupts are disabled (GIE is cleared), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wakeup from sleep. The sleep instruction is completely executed.

The WDT is cleared when the device wakes-up from sleep, regardless of the source of wake-up.

FIGURE 7-16: WAKE-UP FROM SLEEP THROUGH INTERRUPT

Note 1: XT, HS or LP oscillator mode assumed.
2: TOST = 1024Tosc (drawing not to scale) This delay will not be there for RC osc mode.
3: GIE = '1' assumed. In this case after wake-up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.
4: CLKOUT is not available in these osc modes, but shown here for timing reference.
7.9 Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

**Note:** Microchip does not recommend code protecting windowed devices.

7.10 ID Locations

Four memory locations (2000h-2003h) are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify. Only the least significant 4 bits of the ID locations are used.

7.11 In-Circuit Serial Programming

The PIC16C55X microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground, and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

The device is placed into a program/verify mode by holding the RB6 and RB7 pins low while raising the MCLR (VPP) pin from VIH to VIHH (see programming specification). RB6 becomes the programming clock and RB7 becomes the programming data. Both RB6 and RB7 are Schmitt Trigger inputs in this mode.

After reset, to place the device into programming/verify mode, the program counter (PC) is at location 00h. A 6-bit command is then supplied to the device. Depending on the command, 14-bits of program data are then supplied to or from the device, depending if the command was a load or a read. For complete details of serial programming, please refer to the PIC16C6X/7X Programming Specifications (Literature #DS30228).

A typical in-circuit serial programming connection is shown in Figure 7-17.

**FIGURE 7-17: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION**

![Typical In-Circuit Serial Programming Connection](image-url)
8.0 INSTRUCTION SET SUMMARY

Each PIC16C55X instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C55X instruction set summary in Table 8-2 lists byte-oriented, bit-oriented, and literal and control operations. Table 8-1 shows the opcode field descriptions.

For byte-oriented instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For bit-oriented instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For literal and control operations, 'k' represents an eight or eleven bit constant or literal value.

TABLE 8-1: OPCODE FIELD DESCRIPTIONS

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>Register file address (0x00 to 0x7F)</td>
</tr>
<tr>
<td>W</td>
<td>Working register (accumulator)</td>
</tr>
<tr>
<td>b</td>
<td>Bit address within an 8-bit file register</td>
</tr>
<tr>
<td>k</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>x</td>
<td>Don't care location (= 0 or 1)</td>
</tr>
<tr>
<td>l</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>d</td>
<td>Destination select; d = 0: store result in W, d = 1: store result in file register f. Default is d = 1</td>
</tr>
<tr>
<td>label</td>
<td>Label name</td>
</tr>
<tr>
<td>TO5</td>
<td>Top of Stack</td>
</tr>
<tr>
<td>PC</td>
<td>Program Counter</td>
</tr>
<tr>
<td>PCATH</td>
<td>Program Counter High Latch</td>
</tr>
<tr>
<td>GIE</td>
<td>Global Interrupt Enable bit</td>
</tr>
<tr>
<td>WDT</td>
<td>Watchdog Timer/Counter</td>
</tr>
<tr>
<td>T0</td>
<td>Time-out bit</td>
</tr>
<tr>
<td>PD</td>
<td>Power-down bit</td>
</tr>
<tr>
<td>dest</td>
<td>Destination either the W register or the specified register file location</td>
</tr>
<tr>
<td>[ ]</td>
<td>Options</td>
</tr>
<tr>
<td>( )</td>
<td>Contents</td>
</tr>
<tr>
<td>→</td>
<td>Assigned to</td>
</tr>
<tr>
<td>&lt; &gt;</td>
<td>Register bit field</td>
</tr>
<tr>
<td>∈</td>
<td>In the set of</td>
</tr>
</tbody>
</table>

The instruction set is highly orthogonal and is grouped into three basic categories:

- **Byte-oriented** operations
- **Bit-oriented** operations
- **Literal and control** operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 µs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 µs.

Table 8-1 lists the instructions recognized by the MPASM assembler.

Figure 8-1 shows the three general formats that the instructions can have.

**Note:** To maintain upward compatibility with future PIC16CXX products, do not use the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS

Byte-oriented file register operations

```
13 12 11 10 9 8 7 6 5 4 3 2 1 0
OPCODE   d  f (FILE #)
```

d = 0 for destination W
d = 1 for destination f
f = 7-bit file register address

Bit-oriented file register operations

```
13 12 11 10 9 8 7 6 5 4 3 2 1 0
OPCODE   b (BIT #)  f (FILE #)
```

b = 3-bit bit address
f = 7-bit file register address

Literal and control operations

General

```
13 12 11 10 9 8 7 6 5 4 3 2 1 0
OPCODE   k (literal)
```
k = 8-bit immediate value

CALL and GOTO instructions only

```
13 12 11 10 9 8 7 6 5 4 3 2 1 0
OPCODE   k (literal)
```
k = 11-bit immediate value
### TABLE 8-2: PIC16C55X INSTRUCTION SET

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>14-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>MSb</td>
<td>LSb</td>
<td></td>
</tr>
<tr>
<td><strong>BYTE-ORIENTED FILE REGISTER OPERATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADDWF f, d</td>
<td>Add W and f</td>
<td>1</td>
<td>00</td>
<td>0111</td>
<td>dfff</td>
</tr>
<tr>
<td>ANDWF f, d</td>
<td>AND W with f</td>
<td>1</td>
<td>00</td>
<td>0101</td>
<td>dfff</td>
</tr>
<tr>
<td>CLRF f</td>
<td>Clear f</td>
<td>1</td>
<td>00</td>
<td>0001</td>
<td>lfff</td>
</tr>
<tr>
<td>CLRWF -</td>
<td>Clear W</td>
<td>1</td>
<td>00</td>
<td>0001</td>
<td>0xxx</td>
</tr>
<tr>
<td>COMF f, d</td>
<td>Complement f</td>
<td>1</td>
<td>00</td>
<td>1001</td>
<td>dfff</td>
</tr>
<tr>
<td>DECFSZ f, d</td>
<td>Decrement f, Skip if 0</td>
<td>1(2)</td>
<td>00</td>
<td>1011</td>
<td>dfff</td>
</tr>
<tr>
<td>DECF f, d</td>
<td>Decrement f</td>
<td>1</td>
<td>00</td>
<td>0011</td>
<td>dfff</td>
</tr>
<tr>
<td>INCFSZ f, d</td>
<td>Increment f, Skip if 0</td>
<td>1(2)</td>
<td>00</td>
<td>1111</td>
<td>dfff</td>
</tr>
<tr>
<td>INCF f, d</td>
<td>Increment f</td>
<td>1</td>
<td>00</td>
<td>1010</td>
<td>dfff</td>
</tr>
<tr>
<td>IORWF f, d</td>
<td>Inclusive OR W with f</td>
<td>1</td>
<td>00</td>
<td>0100</td>
<td>dfff</td>
</tr>
<tr>
<td>MOVFS f, d</td>
<td>Move f</td>
<td>1</td>
<td>00</td>
<td>1000</td>
<td>dfff</td>
</tr>
<tr>
<td>MOVWF f</td>
<td>Move W to f</td>
<td>1</td>
<td>00</td>
<td>0000</td>
<td>lfff</td>
</tr>
<tr>
<td>NOP -</td>
<td>No Operation</td>
<td>1</td>
<td>00</td>
<td>0000</td>
<td>0xxx</td>
</tr>
<tr>
<td>RLF f, d</td>
<td>Rotate Left f through Carry</td>
<td>1</td>
<td>00</td>
<td>1101</td>
<td>dfff</td>
</tr>
<tr>
<td>RRf f, d</td>
<td>Rotate Right f through Carry</td>
<td>1</td>
<td>00</td>
<td>1100</td>
<td>dfff</td>
</tr>
<tr>
<td>SUBWF f, d</td>
<td>Subtract W from f</td>
<td>1</td>
<td>00</td>
<td>0010</td>
<td>dfff</td>
</tr>
<tr>
<td>SWAPf f, d</td>
<td>Swap nibbles in f</td>
<td>1</td>
<td>00</td>
<td>1110</td>
<td>dfff</td>
</tr>
<tr>
<td>XORWF f, d</td>
<td>Exclusive OR W with f</td>
<td>1</td>
<td>00</td>
<td>0110</td>
<td>dfff</td>
</tr>
<tr>
<td><strong>BIT-ORIENTED FILE REGISTER OPERATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BCF f, b</td>
<td>Bit Clear f</td>
<td>1</td>
<td>01</td>
<td>00bb</td>
<td>bfff</td>
</tr>
<tr>
<td>BSF f, b</td>
<td>Bit Set f</td>
<td>1</td>
<td>01</td>
<td>01bb</td>
<td>bfff</td>
</tr>
<tr>
<td>BTFSC f, b</td>
<td>Bit Test f, Skip if Clear</td>
<td>1 (2)</td>
<td>01</td>
<td>10bb</td>
<td>bfff</td>
</tr>
<tr>
<td>BTFSS f, b</td>
<td>Bit Test f, Skip if Set</td>
<td>1 (2)</td>
<td>01</td>
<td>11bb</td>
<td>bfff</td>
</tr>
<tr>
<td><strong>LITERAL AND CONTROL OPERATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADDLW k</td>
<td>Add literal and W</td>
<td>1</td>
<td>11</td>
<td>111x</td>
<td>kkkk</td>
</tr>
<tr>
<td>ANDLW k</td>
<td>AND literal with W</td>
<td>1</td>
<td>11</td>
<td>1001</td>
<td>kkkk</td>
</tr>
<tr>
<td>CALL k</td>
<td>Call subroutine</td>
<td>2</td>
<td>10</td>
<td>0kkk</td>
<td>kkkk</td>
</tr>
<tr>
<td>CLRWDT -</td>
<td>Clear Watchdog Timer</td>
<td>1</td>
<td>00</td>
<td>0000</td>
<td>0110</td>
</tr>
<tr>
<td>GOTO k</td>
<td>Go to address</td>
<td>2</td>
<td>10</td>
<td>1kkk</td>
<td>kkkk</td>
</tr>
<tr>
<td>IORLW k</td>
<td>Inclusive OR literal with W</td>
<td>1</td>
<td>11</td>
<td>1000</td>
<td>kkkk</td>
</tr>
<tr>
<td>MOVFLW k</td>
<td>Move literal to W</td>
<td>1</td>
<td>11</td>
<td>00xx</td>
<td>kkkk</td>
</tr>
<tr>
<td>RETLW k</td>
<td>Return with literal in W</td>
<td>2</td>
<td>11</td>
<td>01xx</td>
<td>kkkk</td>
</tr>
<tr>
<td>RETURN -</td>
<td>Return from Subroutine</td>
<td>2</td>
<td>00</td>
<td>0000</td>
<td>0000</td>
</tr>
<tr>
<td>SLEEP -</td>
<td>Go into standby mode</td>
<td>1</td>
<td>00</td>
<td>0000</td>
<td>0110</td>
</tr>
<tr>
<td>SUBLW k</td>
<td>Subtract W from literal</td>
<td>2</td>
<td>11</td>
<td>100x</td>
<td>kkkk</td>
</tr>
<tr>
<td>XORLW k</td>
<td>Exclusive OR literal with W</td>
<td>1</td>
<td>11</td>
<td>1010</td>
<td>kkkk</td>
</tr>
</tbody>
</table>

**Note 1:** When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is ‘1’ for a pin configured as input and is driven low by an external device, the data will be written back with a ‘0’.

**Note 2:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

**Note 3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.
8.1 Instruction Descriptions

**ADDLW**

**Add Literal and W**

**Syntax:** \[ label \] ADDLW \ k

**Operands:** \(0 \leq k \leq 255\)

**Operation:** \((W) + k \rightarrow (W)\)

**Status Affected:** C, DC, Z

**Encoding:** 

\[
\begin{array}{cccc}
  11 & 111x & kkkk & kkkk \\
\end{array}
\]

**Description:** The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W register.

**Words:** 1

**Cycles:** 1

**Example**

```
ADDLW 0x15
```

**Before Instruction**

\begin{align*}
W &= 0x10 \\
\end{align*}

**After Instruction**

\begin{align*}
W &= 0x25 \\
\end{align*}

**ANDLW**

**AND Literal with W**

**Syntax:** \[ label \] ANDLW \ k

**Operands:** \(0 \leq k \leq 255\)

**Operation:** \((W) .AND. (k) \rightarrow (W)\)

**Status Affected:** Z

**Encoding:** 

\[
\begin{array}{cccc}
  11 & 1001 & kkkk & kkkk \\
\end{array}
\]

**Description:** The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register.

**Words:** 1

**Cycles:** 1

**Example**

```
ANDLW 0x5F
```

**Before Instruction**

\begin{align*}
W &= 0xA3 \\
\end{align*}

**After Instruction**

\begin{align*}
W &= 0x03 \\
\end{align*}

**ADDWF**

**Add W and f**

**Syntax:** \[ label \] ADDWF f,d

**Operands:** \(0 \leq f \leq 127\)

\(d \in [0,1]\)

**Operation:** \((W) + (f) \rightarrow \text{dest}\)

**Status Affected:** C, DC, Z

**Encoding:** 

\[
\begin{array}{cccc}
  00 & 0111 & dfff & ffff \\
\end{array}
\]

**Description:** Add the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example**

```
ADDWF FSR, 0
```

**Before Instruction**

\begin{align*}
W &= 0x17 \\
FSR &= 0xC2 \\
\end{align*}

**After Instruction**

\begin{align*}
W &= 0xD9 \\
FSR &= 0xC2 \\
\end{align*}

**ANDWF**

**AND W with f**

**Syntax:** \[ label \] ANDWF f,d

**Operands:** \(0 \leq f \leq 127\)

\(d \in [0,1]\)

**Operation:** \((W) .AND. (f) \rightarrow \text{dest}\)

**Status Affected:** Z

**Encoding:** 

\[
\begin{array}{cccc}
  00 & 0101 & dfff & ffff \\
\end{array}
\]

**Description:** AND the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example**

```
ANDWF FSR, 1
```

**Before Instruction**

\begin{align*}
W &= 0x17 \\
FSR &= 0xC2 \\
\end{align*}

**After Instruction**

\begin{align*}
W &= 0x17 \\
FSR &= 0x02 \\
\end{align*}
BCF  Bit Clear f
Syntax:  \[ label \] BCF f,b
Operands:  \[ 0 \leq f \leq 127 \]
\[ 0 \leq b \leq 7 \]
Operation:  \[ 0 \rightarrow (f<b>) \]
Status Affected:  None
Encoding:  \[ \begin{array}{c} 01 \\ 00bb \\ bfff \\ fffe \end{array} \]
Description:  Bit 'b' in register 'f' is cleared.
Words:  1
Cycles:  1
Example:
Before Instruction
FLAG_REG = 0xC7
After Instruction
FLAG_REG = 0x47

BSF  Bit Set f
Syntax:  \[ label \] BSF f,b
Operands:  \[ 0 \leq f \leq 127 \]
\[ 0 \leq b \leq 7 \]
Operation:  \[ 1 \rightarrow (f<b>) \]
Status Affected:  None
Encoding:  \[ \begin{array}{c} 01 \\ 01bb \\ bfff \\ fffe \end{array} \]
Description:  Bit 'b' in register 'f' is set.
Words:  1
Cycles:  1
Example:
Before Instruction
FLAG_REG = 0x0A
After Instruction
FLAG_REG = 0x8A

BTFSC  Bit Test, Skip if Clear
Syntax:  \[ label \] BTFSC f,b
Operands:  \[ 0 \leq f \leq 127 \]
\[ 0 \leq b \leq 7 \]
Operation:  skip if \((f<b>) = 0\)
Status Affected:  None
Encoding:  \[ \begin{array}{c} 01 \\ 10bb \\ bfff \\ fffe \end{array} \]
Description:  If bit 'b' in register 'f' is '0' then the next instruction is skipped.
If bit 'b' is '0' then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction.
Words:  1
Cycles:  1(2)
Example:
Before Instruction
PC = address HERE
After Instruction
\[ \begin{array}{c} \text{if } \text{FLAG<1> = 0,} \\
\text{PC = address TRUE} \\
\text{if } \text{FLAG<1> = 1,} \\
\text{PC = address FALSE} \end{array} \]
### BTFSS: Bit Test f, Skip if Set

**Syntax:**

\[
[\text{label}] \quad \text{BTFSS} \quad f,b
\]

**Operands:**

\[
0 \leq f \leq 127 \\
0 \leq b < 7
\]

**Operation:**

skip if \((f<b>) = 1\)

**Status Affected:**

None

**Encoding:**

| 01 | 11bb | bfff | ffff |

**Description:**

If bit 'b' in register 'f' is '1' then the next instruction is skipped.
If bit 'b' is '1', then the next instruction fetched during the current instruction execution, is discarded and a NOP is executed instead, making this a two-cycle instruction.

**Words:** 1

**Cycles:** 1(2)

**Example**

```plaintext
HERE BTFSC FLAG,1
FALSE GOTO PROCESS_CODE
TRUE ...
```

Before Instruction

\[
\text{PC} = \text{address} \quad \text{HERE}
\]

After Instruction

\[
\begin{align*}
\text{if } \text{FLAG}<1> &= 0, \\
\text{PC} &= \text{address} \quad \text{FALSE} \\
\text{if } \text{FLAG}<1> &= 1, \\
\text{PC} &= \text{address} \quad \text{TRUE}
\end{align*}
\]

### CLRF: Clear f

**Syntax:**

\[
[\text{label}] \quad \text{CLRF} \quad f
\]

**Operands:**

\[
f \quad 0 \leq f \leq 127
\]

**Operation:**

\[
00h \quad \text{fi} \quad (f)
\]

**Status Affected:**

Z

**Encoding:**

| 00 | 0001 | lfff | ffff |

**Description:**

The contents of register 'f' are cleared and the Z bit is set.

**Words:** 1

**Cycles:** 1

**Example**

```plaintext
CLRF FLAG_REG
```

Before Instruction

\[
\text{FLAG}\_\text{REG} = 0x5A
\]

After Instruction

\[
\begin{align*}
\text{FLAG}\_\text{REG} &= 0x00 \\
\text{Z} &= 1
\end{align*}
\]

### CALL: Call Subroutine

**Syntax:**

\[
[\text{label}] \quad \text{CALL} \quad k
\]

**Operands:**

\[
0 \leq k \leq 2047
\]

**Operation:**

\[
\begin{align*}
(PC) + 1 &\rightarrow \text{TOS}, \\
k &\rightarrow \text{PC}<10:0>, \\
(PCLATH<4:3>) &\rightarrow \text{PC<12:11>}
\end{align*}
\]

**Status Affected:**

None

**Encoding:**

| 10 | 0kkk | kkkk | kkkk |

**Description:**

Call Subroutine. First, return address \((PC+1)\) is pushed onto the stack. The eleven bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction.

**Words:** 1

**Cycles:** 2

**Example**

```plaintext
HERE CALL THERE
```

Before Instruction

\[
\text{PC} = \text{Address} \quad \text{HERE}
\]

After Instruction

\[
\begin{align*}
\text{PC} &= \text{Address} \quad \text{THERE} \\
\text{TOS} &= \text{Address} \quad \text{HERE+1}
\end{align*}
\]

### CLRW: Clear W

**Syntax:**

\[
[\text{label}] \quad \text{CLRW}
\]

**Operands:**

None

**Operation:**

\[
00h \rightarrow (W) \\
1 \rightarrow Z
\]

**Status Affected:**

Z

**Encoding:**

| 00 | 0001 | 0xxx | xxxx |

**Description:**

W register is cleared. Zero bit (Z) is set.

**Words:** 1

**Cycles:** 1

**Example**

```plaintext
CLRW
```

Before Instruction

\[
\text{W} = 0x5A
\]

After Instruction

\[
\begin{align*}
\text{W} &= 0x00 \\
\text{Z} &= 1
\end{align*}
\]
## CLRWDT

**Clear Watchdog Timer**

**Syntax:**`
[label] CLRWDT
`

**Operands:** None

**Operation:**
- `00h → WDT`
- `0 → WDT prescaler,`
- `1 → TO`
- `1 → PD`

**Status Affected:** `TO`, `PD`

**Encoding:**
```

```

**Description:**
- CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits `TO` and `PD` are set.

**Words:** 1

**Cycles:** 1

**Example**
```
COMF  REG1, 0
```

Before Instruction
```
REG1 = 0x13
```

After Instruction
```
REG1 = 0x13
W = 0xEC
```

## DECF

**Decrement f**

**Syntax:**`
[label] DECF  f,d
`

**Operands:**
- `0 ≤ f ≤ 127`
- `d ∈ [0, 1]`

**Operation:**
- `(f) - 1 → (dest)`

**Status Affected:** `Z`

**Encoding:**
```

```

**Description:**
- The contents of register 'f' are complemented. If 'd' is 0 the result is stored in W. If 'd' is 1 the result is stored back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example**
```
DECF  CNT, 1
```

Before Instruction
```
CNT = 0x01
Z = 0
```

After Instruction
```
CNT = 0x00
Z = 1
```

## DECSZ

**Decrement f, Skip if 0**

**Syntax:**`
[label] DECSZ  f,d
`

**Operands:**
- `0 ≤ f ≤ 127`
- `d ∈ [0, 1]`

**Operation:**
- `(f) - 1 → (dest); skip if result = 0`

**Status Affected:** None

**Encoding:**
```

```

**Description:**
- The contents of register 'f' are decremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded. A NOP is executed instead making it a two-cycle instruction.

**Words:** 1

**Cycles:** 1(2)

**Example**
```
HERE  DECSZ  CNT, 1
GOTO  LOOP
CONTINUE
```

Before Instruction
```
PC = address HERE
```

After Instruction
```
CNT = CNT - 1
if CNT = 0,
PC = address CONTINUE
if CNT ≠ 0,
PC = address HERE+1
```
GOTO Unconditional Branch

Syntax: [ label ] GOTO k
Operands: 0 ≤ k ≤ 2047
Operation: k → PC<10:0>
PCLATH<4:3> → PC<12:11>
Status Affected: None
Encoding:
```
   10 1kkk kkkk kkkk
```
Description: GOTO is an unconditional branch. The eleven bit immediate value is loaded into PC bits <10:0>. The upper bits of PC are loaded from PCLATH<4:3>. GOTO is a two-cycle instruction.

Words: 1
Cycles: 2
Example
```
GOTO THERE
```
After Instruction
```
PC = Address THERE
```

INCFSZ Increment f, Skip if 0

Syntax: [ label ] INCFSZ f,d
Operands: 0 ≤ f ≤ 127
d ∈ [0,1]
Operation: (f) + 1 → (dest), skip if result = 0
Status Affected: None
Encoding:
```
   00 1111 dfff ffff
```
Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded. A NOP is executed instead making it a two-cycle instruction.

Words: 1
Cycles: 1(2)
Example
```
HERE     INCFSZ     CNT, 1
GOTO      LOOP
CONTINUE
```
Before Instruction
```
PC = address HERE
```
After Instruction
```
CNT = CNT + 1
if CNT= 0,
   PC = address CONTINUE
if CNT≠ 0,
   PC = address HERE +1
```

INCF Increment f

Syntax: [ label ] INCF f,d
Operands: 0 ≤ f ≤ 127
d ∈ [0,1]
Operation: (f) + 1 → (dest)
Status Affected: Z
Encoding:
```
   00 1010 dfff ffff
```
Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.

Words: 1
Cycles: 1
Example
```
INCF CNT, 1
```
Before Instruction
```
CNT = 0xFF
Z   = 0
```
After Instruction
```
CNT = 0x00
Z   = 1
```

IORLW Inclusive OR Literal with W

Syntax: [ label ] IORLW k
Operands: 0 ≤ k ≤ 255
Operation: (W) .OR. k
Status Affected: Z
Encoding:
```
   11 1000 kkkk kkkk
```
Description: The contents of the W register is OR'ed with the eight bit literal 'k'. The result is placed in the W register.

Words: 1
Cycles: 1
Example
```
IORLW 0x35
```
Before Instruction
```
W = 0x9A
```
After Instruction
```
W = 0xBF
Z   = 1
```

© 1996 Microchip Technology Inc.

Preliminary
IORWF
Inclusive OR W with f

Syntax: \[ label \] IORWF f,d

Operands:
\[ 0 \leq f \leq 127 \]
\[ d \in [0,1] \]

Operation:
\((W) \ .OR. (f) \to (\text{dest})\)

Status Affected: Z

Encoding:
\[
\begin{array}{cccc}
00 & 0100 & \text{dfff} & \text{ffff} \\
\end{array}
\]

Description:
Inclusive OR the W register with register 'f'. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.

Words: 1
Cycles: 1

Example
IORWF RESULT, 0

Before Instruction
RESULT = 0x13
W = 0x91

After Instruction
RESULT = 0x13
W = 0x93
Z = 1

MOVLW
Move Literal to W

Syntax: \[ label \] MOVLW k

Operands:
\[ 0 \leq k \leq 255 \]

Operation:
k \to (W)

Status Affected: None

Encoding:
\[
\begin{array}{cccc}
11 & 00xx & \text{kkkk} & \text{kkkk} \\
\end{array}
\]

Description:
The eight bit literal 'k' is loaded into W register. The don't cares will assemble as 0's.

Words: 1
Cycles: 1

Example
MOVLW 0x5A

After Instruction
W = 0x5A

MOVF
Move f

Syntax: \[ label \] MOVF f,d

Operands:
\[ 0 \leq f \leq 127 \]
\[ d \in [0,1] \]

Operation:
\((f) \to (\text{dest})\)

Status Affected: Z

Encoding:
\[
\begin{array}{cccc}
00 & 1000 & \text{dfff} & \text{ffff} \\
\end{array}
\]

Description:
The contents of register f is moved to a destination dependant upon the status of d. If d = 0, destination is W register. If d = 1, the destination is file register f itself. d = 1 is useful to test a file register since status flag Z is affected.

Words: 1
Cycles: 1

Example
MOVF FSR, 0

After Instruction
W = value in FSR register
Z = 1

MOVWF
Move W to f

Syntax: \[ label \] MOVWF f

Operands:
\[ 0 \leq f \leq 127 \]

Operation:
\((W) \to (f)\)

Status Affected: None

Encoding:
\[
\begin{array}{cccc}
00 & 0000 & \text{ffff} & \text{ffff} \\
\end{array}
\]

Description:
Move data from W register to register 'f'.

Words: 1
Cycles: 1

Example
MOVWF OPTION

Before Instruction
OPTION = 0xFF
W = 0x4F

After Instruction
OPTION = 0x4F
W = 0x4F
## NOP
### No Operation

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] NOP</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>No operation</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>00 0000 0xx0 0000</td>
</tr>
<tr>
<td>Description:</td>
<td>No operation.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1</td>
</tr>
<tr>
<td>Example</td>
<td>NOP</td>
</tr>
</tbody>
</table>

## RETFIE
### Return from Interrupt

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] RETFIE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>TOS → PC, 1 → GIE</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>00 0000 0000 1001</td>
</tr>
<tr>
<td>Description:</td>
<td>Return from Interrupt. Stack is POPed and Top of Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON&lt;7&gt;). This is a two-cycle instruction.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>2</td>
</tr>
<tr>
<td>Example</td>
<td>RETFIE</td>
</tr>
</tbody>
</table>

### After Interrupt
- PC = TOS
- GIE = 1

## OPTION
### Load Option Register

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] OPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>(W) → OPTION</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>00 0000 0110 0010</td>
</tr>
<tr>
<td>Description:</td>
<td>The contents of the W register are loaded in the OPTION register. This instruction is supported for code compatibility with PIC16CSX products. Since OPTION is a readable/writable register, the user can directly address it.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1</td>
</tr>
<tr>
<td>Example</td>
<td>To maintain upward compatibility with future PIC16CXX products, do not use this instruction.</td>
</tr>
</tbody>
</table>

## RETLW
### Return with Literal in W

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[ label ] RETLW k</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ k ≤ 255</td>
</tr>
<tr>
<td>Operation:</td>
<td>k → (W); TOS → PC</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>11 01xx kkkk kkkk</td>
</tr>
<tr>
<td>Description:</td>
<td>The W register is loaded with the eight bit literal ‘k’. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>2</td>
</tr>
</tbody>
</table>
| Example      | CALL TABLE ;W contains table offset value ;W now has table value 

TABLE.

ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ; 

•

•

•

RETlw kn ; End of table

Before Instruction
- W = 0x07

After Instruction
- W = value of k8
## RETURN

**Syntax:** `[ label ] RETURN

**Operands:** None

**Operation:** TOS → PC

**Status Affected:** None

**Encoding:**

<p>| | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0000</td>
<td>0000</td>
<td>1000</td>
</tr>
</tbody>
</table>

**Description:**
Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the program counter. This is a two cycle instruction.

**Words:** 1

**Cycles:** 2

**Example**

After Interrupt

```
PC = TOS
```

## RLF

**Syntax:** `[ label ] RLF f,d

**Operands:**

- `0 ≤ f ≤ 127`
- `d ∈ [0,1]

**Operation:** See description below

**Status Affected:** C

**Encoding:**

<p>| | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1101</td>
<td>dfff ffff</td>
</tr>
</tbody>
</table>

**Description:**
The contents of register `f` are rotated one bit to the left through the Carry Flag. If `d` is 0 the result is placed in the W register. If `d` is 1 the result is placed back in register `f`.

**Words:** 1

**Cycles:** 1

**Example**

Before Instruction

```
REG1 = 1110 0110
C = 0
```

After Instruction

```
REG1 = 1110 0110
W = 0111 0011
C = 0
```

## RRF

**Syntax:** `[ label ] RRF f,d

**Operands:**

- `0 ≤ f ≤ 127`
- `d ∈ [0,1]

**Operation:** See description below

**Status Affected:** C

**Encoding:**

<p>| | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1100</td>
<td>dfff ffff</td>
</tr>
</tbody>
</table>

**Description:**
The contents of register `f` are rotated one bit to the right through the Carry Flag. If `d` is 0 the result is placed in the W register. If `d` is 1 the result is placed back in register `f`.

**Words:** 1

**Cycles:** 1

**Example**

Before Instruction

```
REG1 = 1110 0110
C = 0
```

After Instruction

```
REG1 = 1110 0110
W = 0111 0011
C = 0
```

## SLEEP

**Syntax:** `[ label ] SLEEP

**Operands:** None

**Operation:** 00h → WDT, 0 → WDT prescaler, 1 → TO, 0 → PD

**Status Affected:** TO, PD

**Encoding:**

<p>| | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0000</td>
<td>0110</td>
<td>0011</td>
</tr>
</tbody>
</table>

**Description:**
The power-down status bit, PD is cleared. Time-out status bit, TO is set. Watchdog Timer and its prescaler are cleared. The processor is put into SLEEP mode with the oscillator stopped. See Section 7.8 for more details.

**Words:** 1

**Cycles:** 1

**Example**

```
SLEEP
```
### SUBLW Subtract W from Literal

**Syntax:**

\[ \text{[ label]} \text{ SUBLW } k \]

**Operands:**

\(0 \leq k \leq 255\)

**Operation:**

\(k - (W) \rightarrow (W)\)

**Status Affected:**

\(C, DC, Z\)

**Encoding:**

| l1 | 110x | kkkk | kkkk |

**Description:**

The \(W\) register is subtracted (2’s complement method) from the eight bit literal \(k\). The result is placed in the \(W\) register.

**Words:**

1

**Cycles:**

1

**Example 1:**

**Before Instruction**

\(W = 1\)

\(C = ?\)

**After Instruction**

\(W = 1\)

\(C = 1; \text{ result is positive}\)

**Example 2:**

**Before Instruction**

\(W = 2\)

\(C = ?\)

**After Instruction**

\(W = 0\)

\(C = 1; \text{ result is zero}\)

**Example 3:**

**Before Instruction**

\(W = 3\)

\(C = ?\)

**After Instruction**

\(W = 0xFF\)

\(C = 0; \text{ result is negative}\)

### SUBWF Subtract W from f

**Syntax:**

\[ \text{[ label]} \text{ SUBWF } f,d \]

**Operands:**

\(0 \leq f \leq 127\)

\(d \in [0,1]\)

**Operation:**

\((f) - (W) \rightarrow (\text{dest})\)

**Status Affected:**

\(C, DC, Z\)

**Encoding:**

| 00 | 0010 | dfff | ffff |

**Description:**

Subtract (2’s complement method) \(W\) register from register \(f\). If \(d\) is 0 the result is stored in the \(W\) register. If \(d\) is 1 the result is stored back in register \(f\).

**Words:**

1

**Cycles:**

1

**Example 1:**

**Before Instruction**

\(\text{REG1} = 3\)

\(W = 2\)

\(C = ?\)

**After Instruction**

\(\text{REG1} = 1\)

\(W = 2\)

\(C = 1; \text{ result is positive}\)

**Example 2:**

**Before Instruction**

\(\text{REG1} = 2\)

\(W = 2\)

\(C = ?\)

**After Instruction**

\(\text{REG1} = 0\)

\(W = 2\)

\(C = 1; \text{ result is zero}\)

**Example 3:**

**Before Instruction**

\(\text{REG1} = 1\)

\(W = 2\)

\(C = ?\)

**After Instruction**

\(\text{REG1} = 0xFF\)

\(W = 2\)

\(C = 0; \text{ result is negative}\)
**SWAPF**  
**Swap Nibbles in f**

**Syntax:**  
[ label ] SWAPF f,d

**Operands:**  
0 ≤ f ≤ 127  
d ∈ [0,1]

**Operation:**  
(f<3:0>) → (dest<7:4>),  
(f<7:4>) → (dest<3:0>)

**Status Affected:**  
None

**Encoding:**  
00 1110 dfff ffff

**Description:**  
The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0 the result is placed in W register. If 'd' is 1 the result is placed in register 'f'.

**Words:**  
1

**Cycles:**  
1

**Example**  
SWAPF REG, 0

Before Instruction

REG1 = 0xA5

After Instruction

REG1 = 0xA5

W = 0x5A

---

**XORLW**  
**Exclusive OR Literal with W**

**Syntax:**  
[ label ] XORLW k

**Operands:**  
0 ≤ k ≤ 255

**Operation:**  
(W) .XOR. k → (W)

**Status Affected:**  
Z

**Encoding:**  
11 1010 kkkk kkkk

**Description:**  
The contents of the W register are XOR'ed with the eight bit literal 'k'. The result is placed in the W register.

**Words:**  
1

**Cycles:**  
1

**Example**  
XORLW 0xAF

Before Instruction

W = 0xB5

After Instruction

W = 0x1A

---

**TRIS**  
**Load TRIS Register**

**Syntax:**  
[ label ] TRIS f

**Operands:**  
5 ≤ f ≤ 7

**Operation:**  
(W) → TRIS register f;

**Status Affected:**  
None

**Encoding:**  
00 0000 0110 0fff

**Description:**  
The instruction is supported for code compatibility with the PIC16C5X products. Since TRIS registers are readable and writable, the user can directly address them.

**Words:**  
1

**Cycles:**  
1

**Example**  
To maintain upward compatibility with future PIC16CXX products, do not use this instruction.

---

**XORWF**  
**Exclusive OR W with f**

**Syntax:**  
[ label ] XORWF f,d

**Operands:**  
0 ≤ f ≤ 127  
d ∈ [0,1]

**Operation:**  
(W) .XOR. (f) → (dest)

**Status Affected:**  
Z

**Encoding:**  
00 0110 dfff ffff

**Description:**  
Exclusive OR the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.

**Words:**  
1

**Cycles:**  
1

**Example**  
XORWF REG 1

Before Instruction

REG = 0xAF  
W = 0xB5

After Instruction

REG = 0x1A  
W = 0xB5
9.0 DEVELOPMENT SUPPORT

9.1 Development Tools

The PIC16/17 microcontrollers are supported with a full range of hardware and software development tools:

- PICMASTER/PICMASTER CE Real-Time In-Circuit Emulator
- ICEPIC Low-Cost PIC16C5X and PIC16CXX In-Circuit Emulator
- PRO MATE™ II Universal Programmer
- PICSTART® Plus Entry-Level Prototype Programmer
- PICDEM-1 Low-Cost Demonstration Board
- PICDEM-2 Low-Cost Demonstration Board
- PICDEM-3 Low-Cost Demonstration Board
- MPASM Assembler
- MPLAB-SIM Software Simulator
- MPLAB-C (C Compiler)
- Fuzzy logic development system (fuzzyTECH®-MP)

9.2 PICMASTER: High Performance Universal In-Circuit Emulator with MPLAB IDE

The PICMASTER Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for all microcontrollers in the PIC16C5X, PIC16CXX and PIC17CXX families. PICMASTER is supplied with the MPLAB™ Integrated Development Environment (IDE), which allows editing, “make” and download, and source debugging from a single environment. A PICMASTER System configuration is shown in Figure 9-1.

Interchangeable target probes allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the PICMASTER allows expansion to support all new Microchip microcontrollers.

The PICMASTER Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows® 3.x environment were chosen to best make these features available to you, the end user.

The PICMASTER Universal Emulator System consists primarily of four major components:

- Host-Interface Card
- Emulator Control Pod
- Target-Specific Emulator Probe
- PC-Host Emulation Control Software

The Windows operating system allows the developer to take full advantage of the many powerful features and functions of the PICMASTER system.

PICMASTER emulation can operate in one window, while a text editor is running in a second window.

PC-Host Emulation Control software takes full advantage of Dynamic Data Exchange (DDE), a feature of Windows. DDE allows data to be dynamically transferred between two or more Windows programs. With this feature, data collected with PICMASTER can be automatically transferred to a spreadsheet or database program for further analysis.

Under Windows, as many as four PICMASTER emulators can be run simultaneously from the same PC making development of multi-microcontroller systems possible (e.g., a system containing a PIC16CXX microcontroller and a PIC17CXX microcontroller).

A CE compliant version of PICMASTER is available for European Union (EU) countries.

The PICMASTER probes specifications are shown in Table 9-1.

FIGURE 9-1: PICMASTER SYSTEM CONFIGURATION
## PICMASTER PROBE SPECIFICATION

<table>
<thead>
<tr>
<th>Devices</th>
<th>PICMASTER PROBE</th>
<th>PROBE</th>
<th>Maximum Frequency</th>
<th>Operating Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C54</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C54A</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54A</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54B</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C55</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR55</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR56</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR57</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR57A</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR58</td>
<td>PROBE-16D</td>
<td>PROBE-16D</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR58A</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR58B</td>
<td>PROBE-16D(1)</td>
<td>PROBE-16D(1)</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C61</td>
<td>PROBE-16G</td>
<td>PROBE-16G</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C62</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C62A</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR62</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C63</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C64</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C64A</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR64</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C65</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C65A</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C65B</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C554</td>
<td>PROBE-16N</td>
<td>PROBE-16N</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C556</td>
<td>PROBE-16N</td>
<td>PROBE-16N</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C558</td>
<td>PROBE-16N</td>
<td>PROBE-16N</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C620</td>
<td>PROBE-16H</td>
<td>PROBE-16H</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C621</td>
<td>PROBE-16H</td>
<td>PROBE-16H</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C622</td>
<td>PROBE-16H</td>
<td>PROBE-16H</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C70</td>
<td>PROBE-16K(1)</td>
<td>PROBE-16K(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C71</td>
<td>PROBE-16K</td>
<td>PROBE-16K</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C71A</td>
<td>PROBE-16K(1)</td>
<td>PROBE-16K(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C72</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C73</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C73A</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C74</td>
<td>PROBE-16J</td>
<td>PROBE-16J</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C74A</td>
<td>PROBE-16J(1)</td>
<td>PROBE-16J(1)</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
</tbody>
</table>

Note 1: This PICMASTER probe can be used to functionally emulate the device listed in the previous column. Contact your Microchip sales office for details.

### 9.3 ICEPIC: Low-cost PIC16CX In-Circuit Emulator

ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC16C5X and PIC16CXX families of 8-bit OTP microcontrollers.

ICEPIC is designed to operate on PC-compatible machines ranging from 286-AT® through Pentium™ based machines under Windows 3.x environment. ICEPIC features real time, non-intrusive emulation.

### 9.4 PRO MATE II: Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode.

The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode the PRO MATE II can read, verify or program PIC16C5X, PIC16CXX, PIC17CXX and PIC14000 devices. It can also set configuration and code-protect bits in this mode.

In PC-hosted mode, the PRO MATE II connects to the PC via one of the COM (RS-232) ports. PC based user-interface software makes using the programmer simple and efficient. The user interface is full-screen and menu-based. Full screen display and editing of data, easy selection of bit configuration and part type, easy selection of VDD min, VDD max and VPP levels, load and store to and from disk files (Intel® hex format) are some of the features of the software. Essential commands such as read, verify, program and blank check can be issued from the screen. Additionally, serial programming support is possible where each part is programmed with a different serial number, sequential or random.
The PRO MATE II has a modular “programming socket module.” Different socket modules are required for different processor types and/or package types.

9.5 PICSTART Plus Entry Level Development System

The PICSTART programmer is an easy-to-use, low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming.

PICSTART Plus supports all PIC16/17 devices with up to 40 pins. Larger pin count devices such as the PIC16C923 and PIC16C924 may be supported with an adapter socket.

9.6 PICDEM-1 Low-Cost PIC16/17 Demonstration Board

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip’s microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-16B programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

9.7 PICDEM-2 Low-Cost PIC16CXX Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-16C, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad.

9.8 PICDEM-3 Low-Cost PIC16CXX Demonstration Board

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermostat and separate headers for connection to an external LCD module and a keypad. PICDEM-3 will be available in the 3rd quarter of 1996.

9.9 MPLAB Integrated Development Environment Software

The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains:

- A full featured editor
- Three operating modes
  - editor
  - emulator
  - simulator
- A project manager
- Customizable tool bar and key mapping
- A status bar with project information
- Extensive on-line help

MPLAB allows you to:

- Edit your source files (either assembly or ‘C’)
- One touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
- Transfer data dynamically via DDE (soon to be replaced by OLE)
- Run up to four emulators on the same PC
The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools.

9.10 Assembler (MPASM)

The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC16C5X, PIC16CXX, and PIC17CXX families.

MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers.

MPASM allows full symbolic debugging from the Microchip Universal Emulator System (PICMASTER).

MPASM has the following features to assist in developing software for specific use applications.

- Provides translation of Assembler source code to object code for all Microchip microcontrollers.
- Macro assembly capability.
- Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems.
- Supports Hex (default), Decimal and Octal source and listing formats.

MPASM provides a rich directive language to support programming of the PIC16/17. Directives are helpful in making the development of your assemble source code shorter and more maintainable.

- **Data Directives** are those that control the allocation of memory and provide a way to refer to data items symbolically, i.e., by meaningful names.
- **Control Directives** control the MPASM listing display. They allow the specification of titles and subtitles, page ejects and other listing control. This eases the readability of the printed output file.
- **Conditional Directives** permit sections of conditionally assembled code. This is most useful where additional functionality may wished to be added depending on the product (less functionality for the low end product, then for the high end product). Also this is very helpful in the debugging of a program.
- **Macro Directives** control the execution and data allocation within macro body definitions. This makes very simple the reuse of functions in a program as well as between programs.

9.11 Software Simulator (MPLAB-SIM)

The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PIC16/17 series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPLAB-SIM fully supports symbolic debugging using MPLAB-C and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool.

9.12 C Compiler (MPLAB-C)

The MPLAB-C Code Development System is a complete 'C' compiler and integrated development environment for Microchip's PIC16/17 family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display (PICMASTER emulator software versions 1.13 and later).

9.13 Fuzzy Logic Development System (fuzzyTECH-MP)

fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, edition for implementing more complex systems.

Both versions include Microchip's fuzzyLAB™ demonstration board for hands-on experience with fuzzy logic systems implementation.

9.14 Development Systems

For convenience, the development tools are packaged into comprehensive systems as listed in Table 9-2.
<table>
<thead>
<tr>
<th>Item</th>
<th>Name</th>
<th>System Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>PICMASTER System</td>
<td>PICMASTER In-Circuit Emulator, PRO MATE II Programmer, Assembler, Software Simulator, Samples and your choice of Target Probe.</td>
</tr>
<tr>
<td>2.</td>
<td>PICMASTER CE System</td>
<td>PICMASTER CE In-Circuit Emulator, same as the PICMASTER but is fully CE compliant.</td>
</tr>
<tr>
<td>3.</td>
<td>ICEPIC</td>
<td></td>
</tr>
<tr>
<td>5.</td>
<td>PRO MATE II System</td>
<td>PRO MATE II Universal Programmer, full featured stand-alone or PC-hosted programmer, Assembler, Simulator</td>
</tr>
<tr>
<td>6.</td>
<td>fuzzyTECH-MP</td>
<td></td>
</tr>
<tr>
<td>7.</td>
<td>MPLAB-C</td>
<td></td>
</tr>
</tbody>
</table>
### 10.0 ELECTRICAL SPECIFICATIONS

#### Absolute Maximum Ratings

- Ambient Temperature under bias: 
  -40° to +125°C
- Storage Temperature: 
  -65° to +150°C
- Voltage on any pin with respect to VSS (except VDD and MCLR): 
  -0.6V to VDD +0.6V
- Voltage on VDD with respect to VSS: 0 to +7.5V
- Voltage on MCLR with respect to VSS (Note 2): 0 to +14V
- Total power Dissipation (Note 1): 1.0W
- Maximum Current sourced by PORTA and PORTB: 200 mA
- Maximum Output Current sunk by any I/O pin: 25 mA
- Maximum Output Current sourced by any I/O pin: 25 mA
- Maximum Current sunk by PORTA and PORTB: 200 mA
- Maximum Current sunk by any I/O pin: 300 mA

**Note 1:** Power dissipation is calculated as follows:

\[ P_{\text{dis}} = V_{\text{DD}} \times (I_{\text{DD}} + \sum I_{\text{OH}}) + \sum (V_{\text{DD}} - V_{\text{OL}}) \times I_{\text{OL}} \]

**NOTICE:** Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### TABLE 10-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES)

<table>
<thead>
<tr>
<th>OSC</th>
<th>PIC16C55X-04</th>
<th>PIC16C55X-20</th>
<th>PIC16LC55X-04</th>
<th>JW Devices</th>
</tr>
</thead>
<tbody>
<tr>
<td>RC</td>
<td>VDD: 3.0V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
<td>VDD: 2.5V to 5.5V</td>
<td>VDD: 3.0V to 5.5V</td>
</tr>
<tr>
<td></td>
<td>Ipd: 20 µA max. @4.0V</td>
<td>Ipd: 1.0 µA typ. @4.5V max.</td>
<td>Ipd: 0.7 µA typ. @3.0V</td>
<td>Ipd: 20 µA max. @5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td></td>
<td>Ipc: 3.3 mA max. @5.5V</td>
<td></td>
<td>Ipc: 1.8 mA typ. @5.5V</td>
<td>Ipc: 3.3 mA max. @5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ipc: 1.0 mA typ. @4.5V</td>
<td>Ipc: 20 µA max. @4.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td>XT</td>
<td>VDD: 3.0V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
<td>VDD: 2.5V to 5.5V</td>
<td>VDD: 3.0V to 5.5V</td>
</tr>
<tr>
<td></td>
<td>Ipd: 20 µA max. @4.0V</td>
<td>Ipd: 1.0 µA typ. @4.5V max.</td>
<td>Ipd: 0.7 µA typ. @3.0V</td>
<td>Ipd: 20 µA max. @4.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td></td>
<td>Ipc: 3.3 mA max. @5.5V</td>
<td></td>
<td>Ipc: 1.8 mA typ. @5.5V</td>
<td>Ipc: 3.3 mA max. @5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ipc: 1.0 mA typ. @4.5V</td>
<td>Ipc: 20 µA max. @4.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td>HS</td>
<td>VDD: 4.5V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
<td>VDD: 2.5V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
</tr>
<tr>
<td></td>
<td>Ipd: 20 µA max. @4.0V</td>
<td>Ipd: 1.0 µA typ. @4.5V max.</td>
<td>Ipd: 0.7 µA typ. @3.0V</td>
<td>Ipd: 20 µA max. @4.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td></td>
<td>Ipc: 9.0 mA typ. @5.5V</td>
<td></td>
<td>Ipc: 1.8 mA typ. @5.5V</td>
<td>Ipc: 3.3 mA max. @5.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ipc: 1.0 mA typ. @4.5V</td>
<td>Ipc: 20 µA max. @4.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 4.0 MHz max.</td>
<td>Freq: 4.0 MHz max.</td>
</tr>
<tr>
<td>LP</td>
<td>VDD: 3.0V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
<td>VDD: 2.5V to 5.5V</td>
<td>VDD: 4.5V to 5.5V</td>
</tr>
<tr>
<td></td>
<td>Ipd: 35 µA typ. @32 kHz, 3.0V</td>
<td>Ipd: 200 kHz maximum</td>
<td>Ipd: 32 µA max. @32 kHz, 3.0V</td>
<td>Ipd: 35 µA typ. @32 kHz, 3.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Ipd: 9.0 µA max. @3.0V</td>
<td>Ipd: 1.0 µA typ. @4.5V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Freq: 200 kHz maximum</td>
<td>Freq: 200 kHz maximum</td>
</tr>
</tbody>
</table>

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that guarantees the specifications required.
## 10.1 DC CHARACTERISTICS: PIC16C55X-04 (Commercial, Industrial, Automotive)  
PIC16C55X-20 (Commercial, Industrial, Automotive)

### Standard Operating Conditions (unless otherwise stated)

- Operating temperature: $-40°C \leq T_A \leq +85°C$ for industrial and $0°C \leq T_A \leq +70°C$ for commercial and $-40°C \leq T_A \leq +125°C$ for automotive.

### Param No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions
--- | --- | --- | --- | --- | --- | --- | ---
D001 | VDD | Supply Voltage | 3.0 | 5.5 | V | XT, RC and LP osc configuration
D001A |  |  | 4.5 | 5.5 | V | HS osc configuration
D002 | VDR | RAM Data Retention Voltage (Note 1) | – | 1.5* | – | V | Device in SLEEP mode
D003 | VPOR | VDD start voltage to ensure Power-on Reset | – | VSS | – | V | See section on power-on reset for details
D004 | SVDD | VDD rise rate to ensure Power-on Reset | 0.05* | – | – | V/ms | See section on power-on reset for details
D010 | IDD | Supply Current (Note 2) | – | 1.8 | 3.3 | mA | XT and RC osc configuration
D010A |  |  | – | 35 | 70 | µA | LP osc configuration, PIC16C55X-04 only
D013 | ΔIWDT | WDT Current (Note 5) | – | 6.0 | 20 | µA | VDD = 4.0V
D20 | IPD | Power Down Current (Note 3) | – | 1.0 | 2.5 | µA | VDD=4.0V, WDT disabled
D20A | ΔIWDT | WDT Current (Note 5) | – | 6.0 | 20 | µA | VDD=4.0V

* These parameters are characterized but not tested.
† Data in “Typ” column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.
   - The test conditions for all IDD measurements in active operation mode are:
     - OSC1 = external square wave, from rail to rail; all I/O pins configured as input, pulled to VDD,
     - MCLR = VDD; WDT enabled/disabled as specified.
3: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins configured as input and tied to VDD or VSS.
4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula $I_r = VDD/2Rext$ (mA) with Rext in kΩ.
5: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
10.2 DC CHARACTERISTICS: PIC16LC55X-04 (Commercial, Industrial, Automotive)

<table>
<thead>
<tr>
<th>Param No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D001</td>
<td>VDD</td>
<td>Supply Voltage</td>
<td>2.5</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
<td>XT and RC osc configuration LP osc configuration</td>
</tr>
<tr>
<td>D002</td>
<td>VDR</td>
<td>RAM Data Retention Voltage</td>
<td>-</td>
<td>1.5*</td>
<td>-</td>
<td>V</td>
<td>Device in SLEEP mode</td>
</tr>
<tr>
<td>D003</td>
<td>VPOR</td>
<td>VDD start voltage to ensure</td>
<td>-</td>
<td>VSS</td>
<td>-</td>
<td>V</td>
<td>See section on Power-on Reset for details</td>
</tr>
<tr>
<td>D004</td>
<td>SVDD</td>
<td>VDD rise rate to ensure Power-on</td>
<td>0.05</td>
<td>-</td>
<td>-</td>
<td>V/ms</td>
<td>See section on Power-on Reset for details</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D010</td>
<td>IDD</td>
<td>Supply Current (Note 2)</td>
<td>-</td>
<td>1.4</td>
<td>2.5</td>
<td>mA</td>
<td>XT and RC osc configuration</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Fosc = 2.0 MHz, VDD = 3.0V, WDT disabled (Note 4)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LP osc configuration</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Fosc = 32 kHz, VDD = 3.0V, WDT disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>VDD = 3.0V</td>
</tr>
<tr>
<td>D010A</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>WDT Current (Note 5)</td>
<td>6.0</td>
<td>15</td>
<td></td>
<td>μA</td>
<td>VDD = 3.0V</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.
3: The test conditions for all IDD measurements in active operation mode are:
   OSC1=external square wave, from rail to rail; all I/O pins configured as input, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified.
4: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins configured as input and tied to VDD or VSS.
5: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula \( I_r = \frac{VDD}{2R_{ext}} \) (mA) with Rext in kΩ.
6: The \( \Delta \) current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
10.3 DC CHARACTERISTICS: PIC16C55X (Commercial, Industrial, Automotive)
PIC16LC55X (Commercial, Industrial, Automotive)

**Standard Operating Conditions (unless otherwise stated)**
- Operating temperature: $-40^\circ C \leq TA \leq +85^\circ C$ for industrial and
  $0^\circ C \leq TA \leq +70^\circ C$ for commercial and
  $-40^\circ C \leq TA \leq +125^\circ C$ for automotive
- Operating voltage $V_{DD}$ range as described in DC spec Table 10-1 and Table 10-2

<table>
<thead>
<tr>
<th>Param. No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIL</td>
<td>Input Low Voltage</td>
<td>I/O ports</td>
<td>$V_{SS}$</td>
<td>0.8V</td>
<td>$0.15V_{DD}$</td>
<td>$V_{DD}$ = 4.5V to 5.5V otherwise</td>
<td></td>
</tr>
<tr>
<td>D030</td>
<td></td>
<td>with TTL buffer</td>
<td>$V_{SS}$</td>
<td>0.2V</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D031</td>
<td></td>
<td>with Schmitt Trigger input</td>
<td>$V_{SS}$</td>
<td>0.2V</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D032</td>
<td>MCLR, RA4/T0CKI, OSC1 (in RC mode)</td>
<td>$V_{SS}$</td>
<td>0.2V</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D033</td>
<td>OSC1 (in XT* and HS)</td>
<td>$V_{SS}$</td>
<td>0.3V</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>OSC1 (in LP*)</td>
<td>$V_{SS}$</td>
<td>0.6V</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIH</td>
<td>Input High Voltage</td>
<td>I/O ports</td>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D040</td>
<td></td>
<td>with TTL buffer</td>
<td>2.0V</td>
<td>-</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D041</td>
<td></td>
<td>with Schmitt Trigger input</td>
<td>0.8V</td>
<td>-</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D042</td>
<td>MCLR RA4/T0CKI</td>
<td>0.8V</td>
<td>-</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D043</td>
<td>OSC1 (XT*, HS and LP*)</td>
<td>0.7V</td>
<td>-</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D043A</td>
<td>OSC1 (in RC mode)</td>
<td>0.9V</td>
<td>-</td>
<td>$V_{DD}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D070</td>
<td>IPURB</td>
<td>PORTB weak pull-up current</td>
<td>50</td>
<td>200</td>
<td>400</td>
<td>$\mu A$</td>
<td>$V_{DD}$ = 5.0V, $V_{PIN} = V_{SS}$</td>
</tr>
<tr>
<td>Il</td>
<td>Input Leakage Current</td>
<td>(Notes 2, 3)</td>
<td>$V_{SS}$</td>
<td>$\pm 1.0$</td>
<td>$\mu A$</td>
<td>$V_{SS} \leq V_{PIN} \leq V_{DD}$, pin at hi-impedance</td>
<td></td>
</tr>
<tr>
<td>D060</td>
<td>PORTA</td>
<td>-</td>
<td>-</td>
<td>$\pm 0.5$</td>
<td>$\mu A$</td>
<td>$V_{SS} \leq V_{PIN} \leq V_{DD}$, pin at hi-impedance</td>
<td></td>
</tr>
<tr>
<td>D061</td>
<td>RA4/T0CKI</td>
<td>-</td>
<td>-</td>
<td>$\pm 1.0$</td>
<td>$\mu A$</td>
<td>$V_{SS} \leq V_{PIN} \leq V_{DD}$</td>
<td></td>
</tr>
<tr>
<td>D063</td>
<td>OSC1, MCLR</td>
<td>-</td>
<td>-</td>
<td>$\pm 5.0$</td>
<td>$\mu A$</td>
<td>$V_{SS} \leq V_{PIN} \leq V_{DD}$, XT, HS and LP osc configuration</td>
<td></td>
</tr>
<tr>
<td>VOL</td>
<td>Output Low Voltage</td>
<td>I/O ports</td>
<td>-</td>
<td>0.6V</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OL}=8.5 , mA$, $V_{DD}=4.5V$, $-40^\circ C$ to $+85^\circ C$</td>
</tr>
<tr>
<td>D080</td>
<td></td>
<td>-</td>
<td>-</td>
<td>0.6V</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OL}=7.0 , mA$, $V_{DD}=4.5V$, $+125^\circ C$</td>
</tr>
<tr>
<td>D083</td>
<td>OSC2/CLKOUT (RC only)</td>
<td>-</td>
<td>-</td>
<td>0.6V</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OL}=1.6 , mA$, $V_{DD}=4.5V$, $-40^\circ C$ to $+85^\circ C$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-</td>
<td>-</td>
<td>0.6V</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OL}=1.2 , mA$, $V_{DD}=4.5V$, $+125^\circ C$</td>
</tr>
<tr>
<td>VOH</td>
<td>Output High Voltage</td>
<td>I/O ports (Except RA4)</td>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OH}=-3.0 , mA$, $V_{DD}=4.5V$, $-40^\circ C$ to $+85^\circ C$</td>
</tr>
<tr>
<td>D090</td>
<td></td>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OH}=-2.5 , mA$, $V_{DD}=4.5V$, $+125^\circ C$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>OSC2/CLKOUT (RC only)</td>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OH}=-1.3 , mA$, $V_{DD}=4.5V$, $-40^\circ C$ to $+85^\circ C$</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
<td>$I_{OH}=-1.0 , mA$, $V_{DD}=4.5V$, $+125^\circ C$</td>
<td></td>
</tr>
<tr>
<td>*</td>
<td>Open-Drain High Voltage</td>
<td>* RA4 pin</td>
<td>14*</td>
<td>$V$</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

† Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C55X be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.
## 10.3 DC CHARACTERISTICS: PIC16C55X (Commercial, Industrial, Automotive)  
PIC16LC55X (Commercial, Industrial, Automotive) (Cont.)

**Standard Operating Conditions (unless otherwise stated)**  
Operating temperature $-40^\circ\text{C} \leq TA \leq +85^\circ\text{C}$ for industrial and  
$0^\circ\text{C} \leq TA \leq +70^\circ\text{C}$ for commercial and  
$-40^\circ\text{C} \leq TA \leq +125^\circ\text{C}$ for automotive  
Operating voltage $V_{DD}$ range as described in DC spec Table 10-1 and Table 10-2

<table>
<thead>
<tr>
<th>Param. No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>D100</td>
<td>Osc2</td>
<td>Capacitive Loading Specs on Output Pins</td>
<td>15</td>
<td>pF</td>
<td></td>
<td></td>
<td>In XT, HS and LP modes when external clock used to drive OSC1.</td>
</tr>
<tr>
<td>D101</td>
<td>Cio</td>
<td>All I/O pins/OSC2 (in RC mode)</td>
<td>50</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.  
† Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.  

Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C55X be driven with external clock in RC mode.  
2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.  
3: Negative current is defined as coming out of the pin.
10.4 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS
2. TppS

<table>
<thead>
<tr>
<th>T</th>
<th>Frequency</th>
<th>T</th>
<th>Time</th>
</tr>
</thead>
</table>

Lowercase subscripts (pp) and their meanings:

<table>
<thead>
<tr>
<th>pp</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>ck</td>
<td>CLKOUT</td>
</tr>
<tr>
<td>io</td>
<td>I/O port</td>
</tr>
<tr>
<td>mc</td>
<td>MCLR</td>
</tr>
</tbody>
</table>

Uppercase letters and their meanings:

<table>
<thead>
<tr>
<th>S</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>F</td>
<td>Fall</td>
</tr>
<tr>
<td>H</td>
<td>High</td>
</tr>
<tr>
<td>I</td>
<td>Invalid (Hi-impedance)</td>
</tr>
<tr>
<td>L</td>
<td>Low</td>
</tr>
<tr>
<td>P</td>
<td>Period</td>
</tr>
<tr>
<td>R</td>
<td>Rise</td>
</tr>
<tr>
<td>V</td>
<td>Valid</td>
</tr>
<tr>
<td>Z</td>
<td>Hi-Impedance</td>
</tr>
</tbody>
</table>

FIGURE 10-1: LOAD CONDITIONS

Load condition 1

Load condition 2

RL = 464Ω

CL = 50 pF for all pins except OSC2

15 pF for OSC2 output
10.5 Timing Diagrams and Specifications

FIGURE 10-2: EXTERNAL CLOCK TIMING

TABLE 10-2: EXTERNAL CLOCK TIMING REQUIREMENTS

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Fos</td>
<td>External CLkin Frequency</td>
<td>DC</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>XT and RC osc mode, VDD=5.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Note 1)</td>
<td>DC</td>
<td>20</td>
<td></td>
<td>MHz</td>
<td>HS osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>200</td>
<td></td>
<td>kHz</td>
<td>LP osc mode</td>
</tr>
<tr>
<td></td>
<td>Osc</td>
<td>Oscillator Frequency</td>
<td>DC</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>RC osc mode, VDD=5.0V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Note 1)</td>
<td>0.1</td>
<td>4</td>
<td></td>
<td>MHz</td>
<td>XT osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td>20</td>
<td></td>
<td>MHz</td>
<td>HS osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DC</td>
<td>200</td>
<td></td>
<td>kHz</td>
<td>LP osc mode</td>
</tr>
<tr>
<td>1</td>
<td>Tosc</td>
<td>External CLkin Period</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT and RC osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Note 1)</td>
<td>50</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP osc mode</td>
</tr>
<tr>
<td>2</td>
<td>TCY</td>
<td>Instruction Cycle Time (Note 1)</td>
<td>1.0</td>
<td>Fos/4</td>
<td>DC</td>
<td>μs</td>
<td>TCY=Fos/4</td>
</tr>
<tr>
<td>3*</td>
<td>TosL</td>
<td>External Clock in (OSC1) High or</td>
<td>100*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Low Time</td>
<td>2*</td>
<td>—</td>
<td>—</td>
<td>μs</td>
<td>LP osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS osc mode</td>
</tr>
<tr>
<td>4*</td>
<td>TosR</td>
<td>External Clock in (OSC1) Rise or</td>
<td>25*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fall Time</td>
<td>50*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>LP osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>15*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>HS osc mode</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TCy) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.
FIGURE 10-3: CLKOUT AND I/O TIMING

Note: All tests must be done with specified capacitance loads (Figure 10-1) 50 pF on I/O pins and CLKOUT.

TABLE 10-3: CLKOUT AND I/O TIMING REQUIREMENTS

<table>
<thead>
<tr>
<th>Parameter #</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>10*</td>
<td>T&lt;sub&gt;osH2ckL&lt;/sub&gt;</td>
<td>OSC&lt;sub&gt;1&lt;/sub&gt;↑ to CLKOUT↓ (Note1)</td>
<td>—</td>
<td>75</td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>400</td>
<td>ns</td>
</tr>
<tr>
<td>11*</td>
<td>T&lt;sub&gt;osH2ckH&lt;/sub&gt;</td>
<td>OSC&lt;sub&gt;1&lt;/sub&gt;↑ to CLKOUT↑ (Note1)</td>
<td>—</td>
<td>75</td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>400</td>
<td>ns</td>
</tr>
<tr>
<td>12*</td>
<td>T&lt;sub&gt;cR&lt;/sub&gt;</td>
<td>CLKOUT rise time (Note1)</td>
<td>—</td>
<td>35</td>
<td>100</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td>13*</td>
<td>T&lt;sub&gt;cF&lt;/sub&gt;</td>
<td>CLKOUT fall time (Note1)</td>
<td>—</td>
<td>35</td>
<td>100</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td>14*</td>
<td>T&lt;sub&gt;cL2ioV&lt;/sub&gt;</td>
<td>CLKOUT ↓ to Port out valid (Note1)</td>
<td>—</td>
<td>—</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>15*</td>
<td>T&lt;sub&gt;iOv2ckH&lt;/sub&gt;</td>
<td>Port in valid before CLKOUT↑ (Note1)</td>
<td></td>
<td>—</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>—</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16*</td>
<td>T&lt;sub&gt;cH2ioI&lt;/sub&gt;</td>
<td>Port in hold after CLKOUT↑ (Note1)</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>17*</td>
<td>T&lt;sub&gt;osH2ioV&lt;/sub&gt;</td>
<td>OSC&lt;sub&gt;1&lt;/sub&gt;↑ (Q1 cycle) to Port out valid</td>
<td>—</td>
<td>50</td>
<td>150</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>300</td>
<td>ns</td>
</tr>
<tr>
<td>18*</td>
<td>T&lt;sub&gt;osH2ioI&lt;/sub&gt;</td>
<td>OSC&lt;sub&gt;1&lt;/sub&gt;↑ (Q2 cycle) to Port input invalid (I/O in hold time)</td>
<td>100</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>200</td>
<td>ns</td>
</tr>
<tr>
<td>19*</td>
<td>T&lt;sub&gt;iOv2osH&lt;/sub&gt;</td>
<td>Port input valid to OSC&lt;sub&gt;1&lt;/sub&gt;↑ (I/O in setup time)</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>20*</td>
<td>T&lt;sub&gt;iO&lt;/sub&gt;</td>
<td>Port output rise time</td>
<td>—</td>
<td>10</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>80</td>
<td>ns</td>
</tr>
<tr>
<td>21*</td>
<td>T&lt;sub&gt;iF&lt;/sub&gt;</td>
<td>Port output fall time</td>
<td>—</td>
<td>10</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>80</td>
<td>ns</td>
</tr>
<tr>
<td>22*</td>
<td>T&lt;sub&gt;inp&lt;/sub&gt;</td>
<td>RB0/INT pin high or low time</td>
<td>25</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>23*</td>
<td>T&lt;sub&gt;trbp&lt;/sub&gt;</td>
<td>RB&lt;sub&gt;8:7:4&lt;/sub&gt; change interrupt high or low time</td>
<td>T&lt;sub&gt;cY&lt;/sub&gt;</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested
† Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x T<sub>osc</sub>
## FIGURE 10-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING

![Timing Diagram](image)

## TABLE 10-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER REQUIREMENTS

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>TmcL</td>
<td>MCLR Pulse Width (low)</td>
<td>2000</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>-40°C to +85°C</td>
</tr>
<tr>
<td>31</td>
<td>Twdt</td>
<td>Watchdog Timer Time-out Period (No Prescaler)</td>
<td>7*</td>
<td>18</td>
<td>33*</td>
<td>ms</td>
<td>VDD = 5.0V, -40°C to +85°C</td>
</tr>
<tr>
<td>32</td>
<td>Tost</td>
<td>Oscillation Start-up Timer Period</td>
<td>—</td>
<td>1024 Tosc</td>
<td>—</td>
<td>—</td>
<td>Tosc = OSC1 period</td>
</tr>
<tr>
<td>33</td>
<td>Tpwrt</td>
<td>Power-up Timer Period</td>
<td>28*</td>
<td>72</td>
<td>132*</td>
<td>ms</td>
<td>VDD = 5.0V, -40°C to +85°C</td>
</tr>
<tr>
<td>34</td>
<td>Tioz</td>
<td>I/O hi-impedance from MCLR low</td>
<td>—</td>
<td>2.0</td>
<td>—</td>
<td>µs</td>
<td>—</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
**TABLE 10-5: TIMER0 CLOCK REQUIREMENTS**

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ†</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>T0H</td>
<td>T0CKI High Pulse Width</td>
<td>No Prescaler</td>
<td>0.5 TCY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>41</td>
<td>T0L</td>
<td>T0CKI Low Pulse Width</td>
<td>No Prescaler</td>
<td>0.5 TCY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>42</td>
<td>T0P</td>
<td>T0CKI Period</td>
<td>TCY + 40*</td>
<td>N</td>
<td>—</td>
<td>ns</td>
<td>N = prescale value (1, 2, 4, ..., 256)</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
† Data in “Typ” column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**FIGURE 10-6: LOAD CONDITIONS**

Load condition 1

Load condition 2

RL = 464Ω
CL = 50 pF for all pins except OSC2
15 pF for OSC2 output
11.0 PACKAGING INFORMATION

Ceramic CERDIP Dual In-Line Family

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description of Parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td>α</td>
<td>Angular spacing between min. and max. lead positions measured at the gauge plane</td>
</tr>
<tr>
<td>A</td>
<td>Distance between seating plane to highest point of body (lid)</td>
</tr>
<tr>
<td>A1</td>
<td>Distance between seating plane and base plane</td>
</tr>
<tr>
<td>A2</td>
<td>Distance from base plane to highest point of body (lid)</td>
</tr>
<tr>
<td>A3</td>
<td>Base body thickness</td>
</tr>
<tr>
<td>B</td>
<td>Width of terminal leads</td>
</tr>
<tr>
<td>B1</td>
<td>Width of terminal lead shoulder which locate seating plane (standoff geometry optional)</td>
</tr>
<tr>
<td>C</td>
<td>Thickness of terminal leads</td>
</tr>
<tr>
<td>D</td>
<td>Largest overall package parameter of length</td>
</tr>
<tr>
<td>D1</td>
<td>Body width parameters not including leads</td>
</tr>
<tr>
<td>E</td>
<td>Largest overall package width parameter outside of lead</td>
</tr>
<tr>
<td>E1</td>
<td>Body width parameter - end lead center to end lead center</td>
</tr>
<tr>
<td>eA</td>
<td>Linear spacing of true minimum lead position center line to center line</td>
</tr>
<tr>
<td>eB</td>
<td>Linear spacing between true lead position outside of lead to outside of lead</td>
</tr>
<tr>
<td>e1</td>
<td>Linear spacing between center lines of body standoffs (terminal leads)</td>
</tr>
<tr>
<td>L</td>
<td>Distance from seating plane to end of lead</td>
</tr>
<tr>
<td>N</td>
<td>Total number of potentially usable lead positions</td>
</tr>
<tr>
<td>S</td>
<td>Distance from true position center line of Number 1 lead to the extremity of the body</td>
</tr>
<tr>
<td>S1</td>
<td>Distance from other end lead edge positions to the extremity of the body</td>
</tr>
</tbody>
</table>

Notes:

2. Parameter “e1” (“e”) is non-cumulative.
3. Seating plane (standoff) is defined by board hole size.
4. Parameter “B1” is nominal.
11.1 18-Lead Ceramic CERDIP Dual In-line with Window (300 mil)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td>α</td>
<td>0° – 10°</td>
<td>0° – 10°</td>
</tr>
<tr>
<td>A</td>
<td>— – 5.080</td>
<td>— – 0.200</td>
</tr>
<tr>
<td>A1</td>
<td>0.381 – 1.7780</td>
<td>0.015 – 0.070</td>
</tr>
<tr>
<td>A2</td>
<td>3.810 – 4.699</td>
<td>0.150 – 0.185</td>
</tr>
<tr>
<td>A3</td>
<td>3.810 – 4.445</td>
<td>0.150 – 0.175</td>
</tr>
<tr>
<td>B</td>
<td>0.355 – 0.585</td>
<td>0.014 – 0.023</td>
</tr>
<tr>
<td>B1</td>
<td>1.270 – 1.651</td>
<td>Typical</td>
</tr>
<tr>
<td>C</td>
<td>0.203 – 0.381</td>
<td>Typical</td>
</tr>
<tr>
<td>D</td>
<td>22.352 – 23.622</td>
<td>Typical</td>
</tr>
<tr>
<td>D1</td>
<td>20.320 – 20.320</td>
<td>Reference</td>
</tr>
<tr>
<td>E</td>
<td>7.620 – 8.382</td>
<td>0.300 – 0.330</td>
</tr>
<tr>
<td>E1</td>
<td>5.588 – 7.874</td>
<td>0.220 – 0.310</td>
</tr>
<tr>
<td>e1</td>
<td>2.540 – 2.540</td>
<td>Reference</td>
</tr>
<tr>
<td>eA</td>
<td>7.366 – 8.128</td>
<td>Typical</td>
</tr>
<tr>
<td>eB</td>
<td>7.620 – 10.160</td>
<td>Typical</td>
</tr>
<tr>
<td>L</td>
<td>3.175 – 3.810</td>
<td>0.125 – 0.150</td>
</tr>
<tr>
<td>N</td>
<td>18 – 18</td>
<td>18 – 18</td>
</tr>
<tr>
<td>S</td>
<td>0.508 – 1.397</td>
<td>0.020 – 0.055</td>
</tr>
<tr>
<td>S1</td>
<td>0.381 – 1.270</td>
<td>0.015 – 0.050</td>
</tr>
</tbody>
</table>
Plastic Dual In-Line Family

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description of Parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td>α</td>
<td>Angular spacing between min. and max. lead positions measured at the gauge plane</td>
</tr>
<tr>
<td>A</td>
<td>Distance between seating plane to highest point of body</td>
</tr>
<tr>
<td>A1</td>
<td>Distance between seating plane and base plane</td>
</tr>
<tr>
<td>A2</td>
<td>Base body thickness</td>
</tr>
<tr>
<td>B</td>
<td>Width of terminal leads</td>
</tr>
<tr>
<td>B1</td>
<td>Width of terminal lead shoulder which locate seating plane (standoff geometry optional)</td>
</tr>
<tr>
<td>C</td>
<td>Thickness of terminal leads</td>
</tr>
<tr>
<td>D</td>
<td>Largest overall package parameter of length</td>
</tr>
<tr>
<td>D1</td>
<td>Body length parameter - end lead center to end lead center</td>
</tr>
<tr>
<td>E</td>
<td>Largest overall package width parameter outside of lead</td>
</tr>
<tr>
<td>E1</td>
<td>Body width parameters not including leads</td>
</tr>
<tr>
<td>eA</td>
<td>Linear spacing of true minimum lead position center line to center line</td>
</tr>
<tr>
<td>eB</td>
<td>Linear spacing between true lead position outside of lead to outside of lead</td>
</tr>
<tr>
<td>e1</td>
<td>Linear spacing between center lines of body standoffs (terminal leads)</td>
</tr>
<tr>
<td>L</td>
<td>Distance from seating plane to end of lead</td>
</tr>
<tr>
<td>N</td>
<td>Total number of potentially usable lead positions</td>
</tr>
<tr>
<td>S</td>
<td>Distance from true position center line of Number 1 lead to the extremity of the body</td>
</tr>
<tr>
<td>S1</td>
<td>Distance from other end lead edge positions to the extremity of the body</td>
</tr>
</tbody>
</table>

Notes:
2. Parameter “e1” (“e”) is non-cumulative.
3. Seating plane (standoff) is defined by board hole size.
4. Parameter “B1” is nominal.
5. Details of pin Number 1 identifier are optional.
6. Parameters “D + E1” do not include mold flash/protrusions. Mold flash or protrusions shall not exceed .010 inches.
## 11.2 18-Lead Plastic Dual In-line (300 mil)

### Symbol

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>A</td>
<td>–</td>
<td>4.064</td>
</tr>
<tr>
<td>A1</td>
<td>0.381</td>
<td>–</td>
</tr>
<tr>
<td>A2</td>
<td>3.048</td>
<td>3.810</td>
</tr>
<tr>
<td>B</td>
<td>0.355</td>
<td>0.559</td>
</tr>
<tr>
<td>B1</td>
<td>1.524</td>
<td>1.524</td>
</tr>
<tr>
<td>C</td>
<td>0.203</td>
<td>0.381</td>
</tr>
<tr>
<td>D</td>
<td>22.479</td>
<td>23.495</td>
</tr>
<tr>
<td>D1</td>
<td>20.320</td>
<td>20.320</td>
</tr>
<tr>
<td>E</td>
<td>7.620</td>
<td>8.255</td>
</tr>
<tr>
<td>E1</td>
<td>6.096</td>
<td>7.112</td>
</tr>
<tr>
<td>e1</td>
<td>2.489</td>
<td>2.591</td>
</tr>
<tr>
<td>eA</td>
<td>7.620</td>
<td>7.620</td>
</tr>
<tr>
<td>eB</td>
<td>8.128</td>
<td>9.006</td>
</tr>
<tr>
<td>L</td>
<td>3.048</td>
<td>3.556</td>
</tr>
<tr>
<td>N</td>
<td>18</td>
<td>18</td>
</tr>
<tr>
<td>S</td>
<td>0.889</td>
<td>–</td>
</tr>
<tr>
<td>S1</td>
<td>0.127</td>
<td>–</td>
</tr>
</tbody>
</table>
Plastic Small Outline Family

### Symbol List for Small Outline Package Parameters

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description of Parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td>α</td>
<td>Angular spacing between min. and max. lead positions measured at the gauge plane</td>
</tr>
<tr>
<td>A</td>
<td>Distance between seating plane to highest point of body</td>
</tr>
<tr>
<td>A1</td>
<td>Distance between seating plane and base plane</td>
</tr>
<tr>
<td>B</td>
<td>Width of terminals</td>
</tr>
<tr>
<td>C</td>
<td>Thickness of terminals</td>
</tr>
<tr>
<td>D</td>
<td>Largest overall package parameter of length</td>
</tr>
<tr>
<td>E</td>
<td>Largest overall package width parameter not including leads</td>
</tr>
<tr>
<td>e</td>
<td>Linear spacing of true minimum lead position center line to center line</td>
</tr>
<tr>
<td>H</td>
<td>Largest overall package dimension of width</td>
</tr>
<tr>
<td>L</td>
<td>Length of terminal for soldering to a substrate</td>
</tr>
<tr>
<td>N</td>
<td>Total number of potentially usable lead positions</td>
</tr>
<tr>
<td>CP</td>
<td>Seating plane coplanarity</td>
</tr>
</tbody>
</table>

### Notes:

2. All packages are gull wing lead form.
3. “D” and “E” are reference datums and do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .006 package ends and .010 on sides.
4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the cross-hatched area to indicate pin 1 position.
5. Terminal numbers are shown for reference.
## 11.3 18-Lead Plastic Surface Mount (SOIC - Wide, 300 mil Body)

### Package Group: Plastic SOIC (SO)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>α</td>
<td>0°</td>
<td>8°</td>
</tr>
<tr>
<td>A</td>
<td>2.362</td>
<td>2.642</td>
</tr>
<tr>
<td>A1</td>
<td>0.101</td>
<td>0.300</td>
</tr>
<tr>
<td>B</td>
<td>0.355</td>
<td>0.483</td>
</tr>
<tr>
<td>C</td>
<td>0.241</td>
<td>0.318</td>
</tr>
<tr>
<td>D</td>
<td>11.353</td>
<td>11.735</td>
</tr>
<tr>
<td>E</td>
<td>7.416</td>
<td>7.595</td>
</tr>
<tr>
<td>e</td>
<td>1.270</td>
<td>1.270</td>
</tr>
<tr>
<td>H</td>
<td>10.007</td>
<td>10.643</td>
</tr>
<tr>
<td>h</td>
<td>0.381</td>
<td>0.762</td>
</tr>
<tr>
<td>L</td>
<td>0.406</td>
<td>1.143</td>
</tr>
<tr>
<td>N</td>
<td>18</td>
<td>18</td>
</tr>
<tr>
<td>CP</td>
<td>–</td>
<td>0.102</td>
</tr>
</tbody>
</table>
11.4  **20-Lead Plastic Surface Mount (SSOP - 209 mil Body 5.30 mm)**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>α</td>
<td>0°</td>
<td>8°</td>
</tr>
<tr>
<td>A</td>
<td>1.730</td>
<td>1.990</td>
</tr>
<tr>
<td>A1</td>
<td>0.050</td>
<td>0.210</td>
</tr>
<tr>
<td>B</td>
<td>0.250</td>
<td>0.380</td>
</tr>
<tr>
<td>C</td>
<td>0.130</td>
<td>0.220</td>
</tr>
<tr>
<td>D</td>
<td>7.070</td>
<td>7.330</td>
</tr>
<tr>
<td>E</td>
<td>5.200</td>
<td>5.380</td>
</tr>
<tr>
<td>e</td>
<td>0.650</td>
<td>0.650</td>
</tr>
<tr>
<td>H</td>
<td>7.650</td>
<td>7.900</td>
</tr>
<tr>
<td>L</td>
<td>0.550</td>
<td>0.950</td>
</tr>
<tr>
<td>N</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>CP</td>
<td>-</td>
<td>0.102</td>
</tr>
</tbody>
</table>
### 11.5 Package Marking Information

**18-Lead PDIP**

<table>
<thead>
<tr>
<th>XXXXXXXXXXXXXXXXXXXX</th>
<th>XXXXXXXXXXXXXXXXXXXX</th>
<th>AABBCDE</th>
</tr>
</thead>
</table>

**Example**

- PIC16C558
- `041 / P456`
- 9523 CBA

**18-Lead SOIC (.300”)**

<table>
<thead>
<tr>
<th>XXXXXXXXXXXXXXXXXXXX</th>
<th>XXXXXXXXXXXXXXXXXXXX</th>
<th>AABBCDE</th>
</tr>
</thead>
</table>

**Example**

- PIC16C558
- `041 / S0218`
- 9518 CDK

**18-Lead CERDIP Windowed**

<table>
<thead>
<tr>
<th>A B C D E</th>
</tr>
</thead>
</table>

| XXXXXXX | AABBCDE |

**Example**

- 16C558
- `/ JW`
- 9501 CBA

**20-Lead SSOP**

<table>
<thead>
<tr>
<th>XXXXXXXXXXXX</th>
<th>XXXXXXXXXXXXX</th>
<th>AABBCDE</th>
</tr>
</thead>
</table>

**Example**

- PIC16C558
- `041 / 218`
- 9551 CBP

**Legend:**
- **MM...M** Microchip part number information
- **XX...X** Customer specific information*
- **AA** Year code (last 2 digits of calendar year)
- **BB** Week code (week of January 1 is week ‘01’)
- **C** Facility code of the plant at which wafer is manufactured
  - **C** = Chandler, Arizona, U.S.A.
- **D** Mask revision number
- **E** Assembly code of the plant or country of origin in which part was assembled

**Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.
APPENDIX A: ENHANCEMENTS

The following are the list of enhancements over the PIC16C5X microcontroller family:

1. Instruction word length is increased to 14 bits. This allows larger page sizes both in program memory (4K now as opposed to 512 before) and register file (up to 128 bytes now versus 32 bytes before).
2. A PC high latch register (PCLATH) is added to handle program memory paging. PA2, PA1, PA0 bits are removed from STATUS register.
3. Data memory paging is slightly redefined. STATUS register is modified.
4. Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X.
5. OPTION and TRIS registers are made addressable.
6. Interrupt capability is added. Interrupt vector is at 0004h.
7. Stack size is increased to 8 deep.
8. Reset vector is changed to 0000h.
9. Reset of all registers is revised. Three different reset (and wake-up) types are recognized. Registers are reset differently.
10. Wake up from SLEEP through interrupt is added.
11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
12. PORTB has weak pull-ups and interrupt on change feature.
13. Timer0 clock input, T0CKI pin is also a port pin (RA4/T0CKI) and has a TRIS bit.
14. FSR is made a full 8-bit register.
15. “In-circuit programming” is made possible. The user can program PIC16C55X devices using only five pins: VDD, VSS, VPP, RB6 (clock) and RB7 (data in/out).
16. PCON status register is added with a Power-on-Reset (POR) status bit.
17. Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected.
18. PORTA inputs are now Schmitt Trigger inputs.

APPENDIX B: COMPATIBILITY

To convert code written for PIC16C5X to PIC16C55X, the user should take the following steps:

1. Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
5. Change reset vector to 0000h.
### PIC14XXX Family of Devices

<table>
<thead>
<tr>
<th>Clock</th>
<th>Memory</th>
<th>Peripherals</th>
<th>Features</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Maximum Frequency of Operation (MHz)</td>
<td>EPROM Program Memory (x14 words)</td>
<td>Timer Modules(s)</td>
</tr>
<tr>
<td></td>
<td>Data Memory (bytes)</td>
<td>Capture/Compare/PWM Module(s)</td>
<td>Parallel Slave Port</td>
</tr>
<tr>
<td></td>
<td>Serial Port(s)</td>
<td>SPI, I²C, USART</td>
<td>I/O Pins</td>
</tr>
<tr>
<td></td>
<td>A/D Converter (high-res) Channels</td>
<td>Voltage Range (Volts)</td>
<td>In-Circuit Serial Programming</td>
</tr>
<tr>
<td></td>
<td>Voltage Range (Volts)</td>
<td>Brown-out Reset</td>
<td>Additional On-chip Features</td>
</tr>
<tr>
<td></td>
<td>Voltage Range (Volts)</td>
<td>Packages</td>
<td></td>
</tr>
</tbody>
</table>

| PIC14000 | 20 | 4K | 192 | TMR0 | I²C | 8 | 11 | 22 | 2.7-6.0 | Yes | Internal Oscillator, Temperature Sensor, Calibration Factors, Low Voltage Detector, SLEEP, HIBERNATE, Wake Up on Current Detect | 28-pin SDIP, SOIC, SSOP |

- **Clock:** Frequency of operation in MHz
- **Memory:** Data memory in bytes
- **Peripherals:** Features include timer modules, capture/compare/PWM modules, parallel slave port, serial ports (SPI, I²C, USART), A/D converter (high-res) channels, I/O pins, voltage ranges
- **Features:** Additional features include internal oscillator, temperature sensor, calibration factors, low voltage detector, SLEEP, HIBERNATE, wake up on current detect, packages

- **Packages:** 28-pin SDIP, SOIC, SSOP
## PIC16C5X FAMILY OF DEVICES

### PIC16C52
- **4K**
- **25 I/O**
- **12 TMR0**
- **2.5-6.25**
- **33 pins**

### PIC16C54
- **20K**
- **512 I/O**
- **12 TMR0**
- **2.5-6.25**

### PIC16C54A
- **20K**
- **512 I/O**
- **12 TMR0**
- **2.5-6.25**

### PIC16C56
- **16K**
- **2K I/O**
- **20 TMR0**
- **2.5-6.25**

### PIC16C57
- **32K**
- **2K I/O**
- **20 TMR0**
- **2.5-6.25**

### PIC16C58A
- **32K**
- **2K I/O**
- **20 TMR0**
- **2.0-6.25**

### PIC16C58B
- **32K**
- **2K I/O**
- **20 TMR0**
- **2.5-6.25**

### PIC16C59A
- **32K**
- **2K I/O**
- **20 TMR0**
- **2.5-6.25**

### PIC16C59B
- **32K**
- **2K I/O**
- **20 TMR0**
- **2.5-6.25**

All PIC16/17 Family devices have Power-On Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.
| PIC16C554 | 20 | 512 | 80 | TMR0 | — | 3 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |
| PIC16C556 | 20 | 1K  | 80 | TMR0 | — | 3 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |
| PIC16C558 | 20 | 2K  | 128| TMR0 | — | 3 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |
| PIC16C620 | 20 | 512 | 80 | TMR0 | 2 | 4 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |
| PIC16C621 | 20 | 1K  | 80 | TMR0 | 2 | 4 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |
| PIC16C622 | 20 | 2K  | 128| TMR0 | 2 | 4 | 13 | 2.5-6.0 | Yes | 18-pin DIP, SOIC; 20-pin SSOP |

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.

All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.
<table>
<thead>
<tr>
<th>PIC16C62</th>
<th>20</th>
<th>2K</th>
<th>—</th>
<th>128</th>
<th>TMR0, TMR1, TMR2</th>
<th>1</th>
<th>SPI/USART</th>
<th>7</th>
<th>22</th>
<th>3.0-6.0</th>
<th>Yes</th>
<th>28-pin SDIP, SOIC, SSOP</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C62A(1)</td>
<td>20</td>
<td>2K</td>
<td>—</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/USART</td>
<td>7</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>28-pin SDIP, SOIC, SSOP</td>
</tr>
<tr>
<td>PIC16CR62(1)</td>
<td>20</td>
<td>—</td>
<td>2K</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/USART</td>
<td>7</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>28-pin SDIP, SOIC, SSOP</td>
</tr>
<tr>
<td>PIC16C63</td>
<td>20</td>
<td>4K</td>
<td>—</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/USART</td>
<td>10</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>28-pin SDIP, SOIC</td>
</tr>
<tr>
<td>PIC16CR63(1)</td>
<td>20</td>
<td>—</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/USART</td>
<td>10</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>28-pin SDIP, SOIC</td>
</tr>
<tr>
<td>PIC16C64</td>
<td>20</td>
<td>2K</td>
<td>—</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/USART</td>
<td>8</td>
<td>33</td>
<td>3.0-6.0</td>
<td>—</td>
<td>40-pin DIP; 44-pin PLCC, MQFP</td>
</tr>
<tr>
<td>PIC16C64A(1)</td>
<td>20</td>
<td>2K</td>
<td>—</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/USART</td>
<td>8</td>
<td>33</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>40-pin DIP; 44-pin PLCC, MQFP, TQFP</td>
</tr>
<tr>
<td>PIC16CR64(1)</td>
<td>20</td>
<td>—</td>
<td>2K</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/USART</td>
<td>8</td>
<td>33</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>40-pin DIP; 44-pin PLCC, MQFP, TQFP</td>
</tr>
<tr>
<td>PIC16C65</td>
<td>20</td>
<td>4K</td>
<td>—</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/USART</td>
<td>11</td>
<td>33</td>
<td>3.0-6.0</td>
<td>—</td>
<td>40-pin DIP; 44-pin PLCC, MQFP</td>
</tr>
<tr>
<td>PIC16C65A(1)</td>
<td>20</td>
<td>4K</td>
<td>—</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/USART</td>
<td>11</td>
<td>33</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>40-pin DIP; 44-pin PLCC, MQFP</td>
</tr>
<tr>
<td>PIC16CR65(1)</td>
<td>20</td>
<td>—</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/USART</td>
<td>11</td>
<td>33</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>40-pin DIP; 44-pin PLCC, MQFP, TQFP</td>
</tr>
</tbody>
</table>

All PIC16/17 family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect, and high I/O current capability.
All PIC16C6X family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
### PIC16C7X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>Model</th>
<th>Max. Frequency of Operation (MHz)</th>
<th>EPROM Program Memory (x14 words)</th>
<th>Data Memory (Bytes)</th>
<th>Timer Module(s)</th>
<th>Capture/Compare/PWM Module(s)</th>
<th>Serial Port(s) (SPI/I2C, USART)</th>
<th>A/D Converter (8-bit) Channels</th>
<th>Interrupt Sources</th>
<th>I/O Pins</th>
<th>Voltage Range (Volts)</th>
<th>In-Circuit Serial Programming</th>
<th>Brown-out Reset</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C710</td>
<td>20</td>
<td>512</td>
<td>36</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C71</td>
<td>20</td>
<td>1K</td>
<td>36</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16C711</td>
<td>20</td>
<td>1K</td>
<td>68</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C72</td>
<td>20</td>
<td>2K</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1</td>
<td>SPI/I2C</td>
<td>—</td>
<td>5</td>
<td>8</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>PIC16C73</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/I2C, USART</td>
<td>—</td>
<td>5</td>
<td>11</td>
<td>22</td>
<td>3.0-6.0</td>
<td>—</td>
<td>Yes</td>
</tr>
<tr>
<td>PIC16C73A(1)</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/I2C, USART</td>
<td>—</td>
<td>5</td>
<td>11</td>
<td>22</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>PIC16C74</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/I2C, USART</td>
<td>Yes</td>
<td>8</td>
<td>12</td>
<td>33</td>
<td>3.0-6.0</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PIC16C74A(1)</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2</td>
<td>SPI/I2C, USART</td>
<td>Yes</td>
<td>8</td>
<td>12</td>
<td>33</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.

All PIC16C7X Family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
<table>
<thead>
<tr>
<th>PIC16C83(1)</th>
<th>10</th>
<th>512</th>
<th>—</th>
<th>36</th>
<th>64</th>
<th>TMR0</th>
<th>4</th>
<th>13</th>
<th>2.0-6.0</th>
<th>18-pin DIP, SOIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16CR83(1)</td>
<td>10</td>
<td>—</td>
<td>512</td>
<td>36</td>
<td>64</td>
<td>TMR0</td>
<td>4</td>
<td>13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16C84</td>
<td>10</td>
<td>1K</td>
<td>—</td>
<td>36</td>
<td>64</td>
<td>TMR0</td>
<td>4</td>
<td>13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16C84A(1)</td>
<td>10</td>
<td>1K</td>
<td>—</td>
<td>68</td>
<td>64</td>
<td>TMR0</td>
<td>4</td>
<td>13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16CR84(1)</td>
<td>10</td>
<td>—</td>
<td>1K</td>
<td>68</td>
<td>64</td>
<td>TMR0</td>
<td>4</td>
<td>13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
</tbody>
</table>

All PIC16/17 family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect, and high I/O current capability.

All PIC16C8X family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
### PIC16C90 Family of Devices

<table>
<thead>
<tr>
<th>Model</th>
<th>Clocks</th>
<th>Memory</th>
<th>Peripherals</th>
<th>Features</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C923</td>
<td>8</td>
<td>4K</td>
<td>TMR0, TMR1, TMR2</td>
<td>SPI/I2C, 4 Com 32 Seg, 8 Input Pins, 27 ADC Channels, 3.0-6.0V, Yes</td>
</tr>
<tr>
<td>PIC16C924</td>
<td>8</td>
<td>4K</td>
<td>TMR0, TMR1, TMR2</td>
<td>SPI/I2C, 5 Com 32 Seg, 8 Input Pins, 27 ADC Channels, 3.0-6.0V, Yes</td>
</tr>
</tbody>
</table>

**All PIC16C90 Family Devices have Power-on Reset, Selectable Watchdog Timer, Selectable Code Protect, and High I/O Current Capability.**

**Note:** 1. Please contact your local Microchip representative for availability of this package.
<table>
<thead>
<tr>
<th>PIC</th>
<th>M</th>
<th>EPROM</th>
<th>Program Memory (Words)</th>
<th>RAM Data Memory (bytes)</th>
<th>Timer Module(s)</th>
<th>Capture(s)</th>
<th>Serial Port(s) (USART)</th>
<th>Hardware Multiply</th>
<th>External Interrupts</th>
<th>I/O Pins</th>
<th>Voltage Range (Volts)</th>
<th>Number of Instructions</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC17C42</td>
<td>25</td>
<td>2K</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>232</td>
<td>2</td>
<td>Yes</td>
<td>—</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>45-5.5</td>
<td>55</td>
</tr>
<tr>
<td>PIC17C42A</td>
<td>25</td>
<td>2K</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>232</td>
<td>2</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>45-5.5</td>
<td>58</td>
</tr>
<tr>
<td>PIC17CR42</td>
<td>25</td>
<td>—</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>232</td>
<td>2</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>45-5.5</td>
<td>58</td>
</tr>
<tr>
<td>PIC17C43</td>
<td>25</td>
<td>4K</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>454</td>
<td>2</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>25-6.0</td>
<td>58</td>
</tr>
<tr>
<td>PIC17CR43</td>
<td>25</td>
<td>—</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>454</td>
<td>2</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>25-6.0</td>
<td>58</td>
</tr>
<tr>
<td>PIC17C44</td>
<td>25</td>
<td>8K</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
<td>454</td>
<td>2</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>11</td>
<td>33</td>
<td>25-6.0</td>
<td>58</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.
PIN COMPATIBILITY

Devices that have the same package type and matching VDD, VSS and MCLR pin locations are said to be pin compatible. This allows these different devices to operate in the same socket. Compatible devices may only require minor software modification to allow proper operation in the application socket (ex., PIC16C56 and PIC16C61 devices). Not all devices in the same package size are pin compatible; for example, the PIC16C62 is compatible with the PIC16C63, but not the PIC16C55.

Pin compatibility does not mean that the devices offer the same features. As an example, the PIC16C54 is pin compatible with the PIC16C71, but does not have an A/D converter, weak pull-ups on PORTB, or interrupts.

TABLE 1: PIN COMPATIBLE DEVICES

<table>
<thead>
<tr>
<th>Pin Compatible Devices</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C54, PIC16C54A,</td>
<td>18-pin</td>
</tr>
<tr>
<td>PIC16CR54, PIC16CR54A,</td>
<td></td>
</tr>
<tr>
<td>PIC16C56,</td>
<td>(20-pin)</td>
</tr>
<tr>
<td>PIC16C58A, PIC16CR58A,</td>
<td></td>
</tr>
<tr>
<td>PIC16C61,</td>
<td></td>
</tr>
<tr>
<td>PIC16C554, PIC16C556,</td>
<td></td>
</tr>
<tr>
<td>PIC16C558</td>
<td></td>
</tr>
<tr>
<td>PIC16C620, PIC16C621,</td>
<td></td>
</tr>
<tr>
<td>PIC16C622, PIC16C710,</td>
<td></td>
</tr>
<tr>
<td>PIC16C71, PIC16C711,</td>
<td></td>
</tr>
<tr>
<td>PIC16C83, PIC16CR83,</td>
<td></td>
</tr>
<tr>
<td>PIC16C84, PIC16C84A, PIC16CR84</td>
<td></td>
</tr>
<tr>
<td>PIC16C55, PIC16C57, PIC16CR57B</td>
<td>28-pin</td>
</tr>
<tr>
<td>PIC16C62, PIC16CR62, PIC16C62A, PIC16C63,</td>
<td></td>
</tr>
<tr>
<td>PIC16C72, PIC16C73, PIC16C73A</td>
<td></td>
</tr>
<tr>
<td>PIC16C64, PIC16CR64, PIC16C64A,</td>
<td>40-pin</td>
</tr>
<tr>
<td>PIC16C65, PIC16C65A, PIC16C74, PIC16C74A</td>
<td></td>
</tr>
<tr>
<td>PIC17C42, PIC17C43, PIC17C44</td>
<td></td>
</tr>
</tbody>
</table>

© 1996 Microchip Technology Inc.
### PIC16C55X

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCON Register</td>
<td>18</td>
</tr>
<tr>
<td>PICDEM-1 Low-Cost PIC16/17 Demo Board</td>
<td>61, 63</td>
</tr>
<tr>
<td>PICDEM-2 Low-Cost PIC16CXX Demo Board</td>
<td>61, 63</td>
</tr>
<tr>
<td>PICDEM-3 Low-Cost PIC16C9XXX Demo Board</td>
<td>61, 63</td>
</tr>
<tr>
<td>PICMASTER System Configuration</td>
<td>61</td>
</tr>
<tr>
<td>PICMASTER™ RT In-Circuit Emulator</td>
<td>61</td>
</tr>
<tr>
<td>PICSTART™ Low-Cost Development System</td>
<td>61, 63</td>
</tr>
<tr>
<td>Pin Compatible Devices</td>
<td>94</td>
</tr>
<tr>
<td>Pinout Description</td>
<td>9</td>
</tr>
<tr>
<td>Port RB Interrupt</td>
<td>44</td>
</tr>
<tr>
<td>PORTA</td>
<td>21</td>
</tr>
<tr>
<td>PORTB</td>
<td>23</td>
</tr>
<tr>
<td>Power Control/Status Register (PCON)</td>
<td>39</td>
</tr>
<tr>
<td>Power-Down Mode (SLEEP)</td>
<td>47</td>
</tr>
<tr>
<td>Power-On Reset (POR)</td>
<td>38</td>
</tr>
<tr>
<td>Power-up Timer (PWRT)</td>
<td>38</td>
</tr>
<tr>
<td>Prescaler</td>
<td>30</td>
</tr>
<tr>
<td>PRO MATE™ II Universal Programmer</td>
<td>61, 62</td>
</tr>
<tr>
<td>Program Memory Organization</td>
<td>11</td>
</tr>
<tr>
<td>Q</td>
<td></td>
</tr>
<tr>
<td>Quick-Turnaround-Production (QTP) Devices</td>
<td>5</td>
</tr>
<tr>
<td>R</td>
<td></td>
</tr>
<tr>
<td>RC Oscillator</td>
<td>36</td>
</tr>
<tr>
<td>Reset</td>
<td>37</td>
</tr>
<tr>
<td>RETFIE Instruction</td>
<td>57</td>
</tr>
<tr>
<td>RETLW Instruction</td>
<td>57</td>
</tr>
<tr>
<td>RETURN Instruction</td>
<td>58</td>
</tr>
<tr>
<td>RLF Instruction</td>
<td>58</td>
</tr>
<tr>
<td>RRF Instruction</td>
<td>58</td>
</tr>
<tr>
<td>S</td>
<td></td>
</tr>
<tr>
<td>Serialized Quick-Turnaround-Production (SQTP) Devices</td>
<td>5</td>
</tr>
<tr>
<td>SLEEP Instruction</td>
<td>58</td>
</tr>
<tr>
<td>Software Simulator (MPSIM)</td>
<td>65</td>
</tr>
<tr>
<td>Special Features of the CPU</td>
<td>33</td>
</tr>
<tr>
<td>Special Function Registers</td>
<td>14</td>
</tr>
<tr>
<td>Stack</td>
<td>19</td>
</tr>
<tr>
<td>Status Register</td>
<td>15</td>
</tr>
<tr>
<td>SUBLW Instruction</td>
<td>59</td>
</tr>
<tr>
<td>SUBWF Instruction</td>
<td>59</td>
</tr>
<tr>
<td>SWAPF Instruction</td>
<td>60</td>
</tr>
<tr>
<td>T</td>
<td></td>
</tr>
<tr>
<td>Timer0</td>
<td></td>
</tr>
<tr>
<td>TIMERO</td>
<td>27</td>
</tr>
<tr>
<td>TIMERO (TMR0) Interrupt</td>
<td>27</td>
</tr>
<tr>
<td>TIMERO (TMR0) Module</td>
<td>27</td>
</tr>
<tr>
<td>TMR0 with External Clock</td>
<td>29</td>
</tr>
<tr>
<td>Timer1</td>
<td></td>
</tr>
<tr>
<td>Switching Prescaler Assignment</td>
<td>31</td>
</tr>
<tr>
<td>Timing Diagrams and Specifications</td>
<td>73</td>
</tr>
<tr>
<td>TMR0 Interrupt</td>
<td>44</td>
</tr>
<tr>
<td>TRIS Instruction</td>
<td>60</td>
</tr>
<tr>
<td>TRIS A</td>
<td>21</td>
</tr>
<tr>
<td>TRISB</td>
<td>23</td>
</tr>
<tr>
<td>W</td>
<td></td>
</tr>
<tr>
<td>Watchdog Timer (WDT)</td>
<td>45</td>
</tr>
<tr>
<td>X</td>
<td></td>
</tr>
<tr>
<td>XORLW Instruction</td>
<td>60</td>
</tr>
<tr>
<td>XORWF Instruction</td>
<td>60</td>
</tr>
</tbody>
</table>
ON-LINE SUPPORT

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to: www.microchip.com

The file transfer site is available by using an FTP service to connect to:

ftp.mchip.com/biz/mchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

• Latest Microchip Press Releases
• Technical Support Section with Frequently Asked Questions
• Design Tips
• Device Errata
• Job Postings
• Microchip Consultant Program Member Listing
• Links to other useful web sites related to Microchip Products

Connecting to the Microchip BBS

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe® communications network.

Internet:

You can telnet or ftp to the Microchip BBS at the address:

mchipbbs.microchip.com

CompuServe Communications Network:

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS.

The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
2. Dial your local CompuServe access number.
3. Depress the <Enter> key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
4. Type +, depress the <Enter> key and “Host Name:” will appear.
5. Type MCHIPBBS, depress the <Enter> key and you will be connected to the Microchip BBS.

In the United States, to find the CompuServe phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with “Host Name:”, type NETWORK, depress the <Enter> key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and 1-602-786-7302 for the rest of the world.

Trademarks: The Microchip name, logo, PIC, PICSTART, PICMASTER, and are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FlexROM, MPLAB, PRO MATE, and fuzzyLAB, are trademarks and SQTP is a service mark of Microchip in the U.S.A.

fuzzyTECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.
READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

To: Technical Publications Manager Total Pages Sent __________
RE: Reader Response

From: Name ____________________________________________
      Company __________________________________________
      Address ___________________________________________
      City / State / ZIP / Country ____________________________
      Telephone: (_____) _______ - ________ FAX: (_____) _______ - ________

Application (optional):

Would you like a reply? ___ Y ___ N

Device: PIC16C55X Literature Number: DS40143A

Questions:

1. What are the best features of this document?

2. How does this document meet your hardware and software development needs?

3. Do you find the organization of this data sheet easy to follow? If not, why?

4. What additions to the data sheet do you think would enhance the structure and subject?

5. What deletions from the data sheet could be made without affecting the overall usefulness?

6. Is there any incorrect or misleading information (what and where)?

7. How would you improve this document?

8. How would you improve our software, systems, and silicon products?
PIC16C55X Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>-XX</th>
<th>X</th>
<th>/XX</th>
<th>XXX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pattern:</td>
<td>3-Digit Pattern Code for QTP (blank otherwise)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package:</td>
<td>P = PDIP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SO = SOIC (Gull Wing, 300 mil body)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>SS = SSOP (209 mil)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>JW* = Windowed CERDIP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature</td>
<td>- = 0˚C to +70˚C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Range:</td>
<td>I = –40˚C to +85˚C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>E = –40˚C to +125˚C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Frequency</td>
<td>04 = 200kHz (LP osc)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Range:</td>
<td>04 = 4 MHz (XT and RC osc)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>20 = 20 MHz (HS osc)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Device:</td>
<td>PIC16C55X: VDD range 3.0V to 5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PIC16C55XT: VDD range 3.0V to 5.5V (Tape and Reel)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PIC18LC55X: VDD range 2.5V to 5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PIC16LC55XT: VDD range 2.5V to 5.5V (Tape and Reel)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Examples:

a) PIC16C554 - 04/P 301 = Commercial temp., PDIP package, 4 MHz, normal VDD limits, QTP pattern #301.
b) PIC16LC558- 04/SO = Industrial temp., SOIC package, 200kHz, extended VDD limits.

* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices).

Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office (see below)
2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277
3. The Microchip’s Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.
## WORLDWIDE SALES & SERVICE

### AMERICAS (continued)

#### New York
Microchip Technology Inc.
150 Motor Parkway, Suite 416
Hauppauge, NY 11788
Tel: 516 273-5305  Fax: 516 273-5335

#### San Jose
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408 436-7950  Fax: 408 436-7955

#### Toronto
Microchip Technology Inc.
5925 Airport Road, Suite 200
Mississauga, Ontario L4V 1W1, Canada
Tel: 905 405-6279  Fax: 905 405-6253

### ASIA/PACIFIC

#### Hong Kong
Microchip Technology
Rm 3801B, Tower Two
Metroplaza,
223 Hing Fong Road,
Kwai Fong, N.T., Hong Kong
Tel: 852 2 401 1200  Fax: 852 2 401 3431

#### Korea
Microchip Technology
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku,
Seoul, Korea
Tel: 82 2 554 7200  Fax: 82 2 558 5934

#### Singapore
Microchip Technology
200 Middle Road #10-03 Prime Centre
Singapore 188980
Tel: 65 334 8870  Fax: 65 334 8850

#### Taiwan
Microchip Technology
10F-1C 207
Tung Hua North Road
Taipei, Taiwan, ROC
Tel: 886 2 717 7175  Fax: 886 2 545 0139

### EUROPE

#### United Kingdom
Arizona Microchip Technology Ltd.
Unit 6, The Courtyard
Meadow Bank, Furlong Road
Bourne End, Buckinghamshire SL8 5AJ
Tel: 44 1 628 850303 Fax: 44 1 628 850178

#### France
Arizona Microchip Technology SARL
Zone Industrielle de la Bonde
2 Rue du Buisson aux Fraises
91300 Massy - France
Tel: 33 1 69 53 63 20  Fax: 33 1 69 30 90 79

#### Germany
Arizona Microchip Technology GmbH
Gustav-Heinemann-Ring 125
D-81739 Muenchen, Germany
Tel: 49 89 627 144 0  Fax: 49 89 627 144 44

#### Italy
Arizona Microchip Technology SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041, Agrate Brianza, Milan Italy
Tel: 39 39 689 9939  Fax: 39 39 689 9883

#### Japan
Microchip Technology Intl. Inc.
Benex S-1 6F
3-18-20, Shin Yokohama
Kohoku-Ku, Yokohama
Kanagawa 222 Japan
Tel: 81 45 471 6166  Fax: 81 45 471 6122

---

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.

© 1996 Microchip Technology Inc.