### Feature Highlights

<table>
<thead>
<tr>
<th>Program Memory</th>
<th>Data Memory</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>384</td>
<td>25</td>
<td>12</td>
</tr>
</tbody>
</table>

**High-Performance RISC CPU**
- Only 33 single word instructions to learn
- All single cycle instructions (1 μs) except for program branches which are two-cycle
- Operating speed:
  - DC to 4 MHz clock input
  - DC to 1 μs instruction cycle
- 384 x 12 on-chip EPROM program memory
- 25 x 8 general purpose registers (SRAM)
- Special function hardware registers
- Two-level deep hardware stack
- Direct, indirect and relative addressing modes

**Peripheral Features**
- 12 I/O pins with individual direction control
- Sink/source current of 10 mA (max)
- TMR0: 8-bit timer/counter with 8-bit programmable prescaler

**Special Microcontroller Features**
- Power-On Reset (POR)
- Device Reset Timer (DRT)
- Programmable code protection
- Power saving SLEEP mode
- Selectable oscillator options
  - RC: Low-cost RC oscillator
  - XT: Standard crystal/resonator

**CMOS Technology**
- Low-power, high-speed CMOS EPROM technology
- Fully static design
- Wide-operating voltage range (3.0 V to 6.25 V)
- Commercial and Industrial temperature ranges
- Low-power consumption
  - <2.0 mA @ 5.0 V, 4 MHz
  - 15 μA typical @ 3.0 V, 32 kHz
  - <3.0 μA typical standby current @ 3.0 V

---

**Pin Diagrams**

```
PIC16C52

PDIP, SOIC

RA2  RA3  OSC1/CLKIN
T0CKI  RA1  OSC2/CLKOUT
MCLR  RB0  VSS
VDD  RB1  RB2
RA0  RB3  RB6
RA1  RB4
```

© 1995 Microchip Technology Inc.
# Table of Contents

1.0 General Description ................................................................. 3  
2.0 PIC16C52 Device Varieties .......................................................... 5  
3.0 Architectural Overview .............................................................. 7  
4.0 Memory Organization ................................................................. 11  
5.0 I/O Ports ...................................................................................... 17  
6.0 Timer0 Module and TMR0 Register ................................................ 19  
7.0 Special Features of the CPU ......................................................... 23  
8.0 Instruction Set Summary ............................................................... 33  
9.0 Development Support ................................................................. 45  
10.0 Electrical Characteristics ......................................................... 51  
11.0 DC and AC Characteristics ......................................................... 59  
12.0 Packaging Information ............................................................... 67  

Appendix A: Compatibility ............................................................... 71  
Appendix B: What’s New ................................................................. 71  
Appendix C: PIC16/17 Microcontrollers .......................................... 73  
Index ............................................................................................... 81  
List of Examples ............................................................................. 82  
List of Figures .................................................................................. 83  
List of Tables .................................................................................. 84  
Connecting to Microchip BBS ......................................................... 85  
Access to the Internet ..................................................................... 85  
Reader Response ........................................................................... 86  
PIC16C52 Product Identification System ....................................... 87  

---

## To Our Valued Customers

We constantly strive to improve the quality of all our products and documentation. We have spent an exceptional amount of time to ensure that these documents are correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please use the reader response form in the back of this data sheet to inform us. We appreciate your assistance in making this a better document.

To assist you in the use of this document, Appendix B contains a list of new information in this data sheet, while Appendix C contains information that has changed.
1.0 GENERAL DESCRIPTION

The PIC16C52 from Microchip Technology is a low-cost, high performance, 8-bit, fully static, EPROM-based CMOS microcontroller. It employs a RISC architecture with only 33 single word/single cycle instructions. All instructions are single cycle except for program branches which take two cycles. The PIC16C52 delivers performance an order of magnitude higher than its competitors in the same price category. The 12-bit wide instructions are highly symmetrical resulting in 2:1 code compression over other 8-bit microcontrollers in its class. The easy to use and easy to remember instruction set reduces development time significantly.

The PIC16C52 is equipped with special features that reduce system cost and power requirements. The Power-On Reset (POR) and Device Reset Timer (DRT) eliminate the need for external reset circuitry. There are two oscillator configurations to choose from: the cost-saving RC oscillator and the standard XT crystal/resonator. Power-saving SLEEP mode and code protection features improve system cost, power and reliability.

This cost-effective, One Time Programmable (OTP) device is suitable for production in any volume. The customer can take full advantage of Microchip’s price leadership in OTP microcontrollers while benefiting from the OTP’s flexibility.

The PIC16C52 is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a ‘C’ compiler, fuzzy logic support tools, a low-cost development programmer, and a full featured programmer. All the tools are supported on IBM PC-AT® and compatible machines.
## TABLE 1-1: PIC16C5X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>PIC16C52</th>
<th>4</th>
<th>384 —</th>
<th>25</th>
<th>TMR0</th>
<th>12</th>
<th>3.0-6.25</th>
<th>33</th>
<th>18-pin DIP, SOIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C54</td>
<td>20</td>
<td>512 —</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C54A</td>
<td>20</td>
<td>512 —</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR54(2)</td>
<td>20</td>
<td>— 512</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.0-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR54A</td>
<td>20</td>
<td>— 512</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.0-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR54B(1)</td>
<td>20</td>
<td>— 512</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C56</td>
<td>20</td>
<td>1K —</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR56(1)</td>
<td>20</td>
<td>— 1K</td>
<td>25</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C57</td>
<td>20</td>
<td>2K —</td>
<td>72</td>
<td>TMR0</td>
<td>20</td>
<td>2.5-6.25</td>
<td>33</td>
<td>28-pin DIP, SOIC, SSOP</td>
</tr>
<tr>
<td>PIC16CR57A(2)</td>
<td>20</td>
<td>— 2K</td>
<td>72</td>
<td>TMR0</td>
<td>20</td>
<td>2.5-6.25</td>
<td>33</td>
<td>28-pin DIP, SOIC, SSOP</td>
</tr>
<tr>
<td>PIC16CR57B</td>
<td>20</td>
<td>— 2K</td>
<td>72</td>
<td>TMR0</td>
<td>20</td>
<td>2.5-6.25</td>
<td>33</td>
<td>28-pin DIP, SOIC, SSOP</td>
</tr>
<tr>
<td>PIC16C58A</td>
<td>20</td>
<td>2K —</td>
<td>73</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR58A</td>
<td>20</td>
<td>— 2K</td>
<td>73</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16CR58B(1)</td>
<td>20</td>
<td>— 2K</td>
<td>73</td>
<td>TMR0</td>
<td>12</td>
<td>2.5-6.25</td>
<td>33</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-On Reset, selectable Watchdog Timer (except PIC16C52), selectable code protect and high I/O current capability (except PIC16C52).

Note 1: Please contact your local sales office for availability of these devices.
Note 2: Not recommended for new designs.
2.0 PIC16C52 DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16C52 Product Identification System at the back of this data sheet to specify the correct part number.

2.1 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers expecting frequent code changes and updates.

The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed.

2.2 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

2.3 Serialized Quick-Turnaround-Production (SQTP) Devices

Microchip offers the unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry code, password or ID number.
3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C52 can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C52 uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12-bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle except for program branches.

The PIC16C52 addresses 384 x 12 program memory. All program memory is internal.

The PIC16C52 can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C52 has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of ‘special optimal situations’ make programming with the PIC16C52 simple yet efficient. In addition, the learning curve is reduced significantly.
FIGURE 3-1: PIC16C52 BLOCK DIAGRAM

- EPROM 384 X 12
- INSTRUCTION REGISTER
- INSTRUCTION DECODER
- STACK 1
- STACK 2
- PC
- T0CKI PIN
- CONFIGURATION WORD
- OSC1
- OSC2
- MCLR
- OSCILLATOR/TIMING & CONTROL
- OPTION REG.
- “DISABLE”
- “CODE PROTECT”
- “OSC SELECT”
- “SLEEP”
- GENERAL PURPOSE REGISTER FILE (SRAM) 25 Bytes
- T0CKI PIN
- FROM W
- TRISA
- PORTA
- TRISB
- PORTB
- RA3:RA0
- RB7:RB0
- DATA BUS
- FROM W
- FROM W
- STATUS
- ALU
- DIRECT ADDRESS
- DIRECT RAM ADDRESS
- TRIS 5
- TRIS 6
### TABLE 3-1: PIC16C52 PINOUT DESCRIPTION

<table>
<thead>
<tr>
<th>Name</th>
<th>PDIP, SOIC No.</th>
<th>I/O/P Type</th>
<th>Input Levels</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RA0</td>
<td>17</td>
<td>I/O</td>
<td>TTL</td>
<td>Bi-directional I/O port</td>
</tr>
<tr>
<td>RA1</td>
<td>18</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RA2</td>
<td>1</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RA3</td>
<td>2</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB0</td>
<td>6</td>
<td>I/O</td>
<td>TTL</td>
<td>Bi-directional I/O port</td>
</tr>
<tr>
<td>RB1</td>
<td>7</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB2</td>
<td>8</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB3</td>
<td>9</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB4</td>
<td>10</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB5</td>
<td>11</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB6</td>
<td>12</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>RB7</td>
<td>13</td>
<td>I/O</td>
<td>TTL</td>
<td></td>
</tr>
<tr>
<td>T0CKI</td>
<td>3</td>
<td>I</td>
<td>ST</td>
<td>Clock input to Timer0. Must be tied to Vss or Vdd, if not in use, to reduce current consumption.</td>
</tr>
<tr>
<td>MCLR/VPP</td>
<td>4</td>
<td>I</td>
<td>ST</td>
<td>Master clear (reset) input/programming voltage input. This pin is an active low reset to the device. Voltage on MCLR/VPP must not exceed Vdd to avoid unintended entering of programming mode.</td>
</tr>
<tr>
<td>OSC1/CLKIN</td>
<td>16</td>
<td>I</td>
<td>ST</td>
<td>Oscillator crystal input/external clock source input.</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>15</td>
<td>O</td>
<td>—</td>
<td>Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate.</td>
</tr>
<tr>
<td>VDD</td>
<td>14</td>
<td>P</td>
<td>—</td>
<td>Positive supply for logic and I/O pins.</td>
</tr>
<tr>
<td>VSS</td>
<td>5</td>
<td>P</td>
<td>—</td>
<td>Ground reference for logic and I/O pins.</td>
</tr>
</tbody>
</table>

Legend: I = input, O = output, I/O = input/output, P = power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input
3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1.

3.2 Instruction Flow/Pipelining

An Instruction Cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

---

**FIGURE 3-2: CLOCK/INSTRUCTION CYCLE**

**EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW**

1. MOVLW 55h
   Fetch 1 Execute 1
2. MOVWF PORTB
   Fetch 2 Execute 2
3. CALL SUB_1
   Fetch 3 Execute 3
4. BSF PORTA, BIT3
   Fetch 4 Flush
   Fetch SUB_1 Execute SUB_1

All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is “flushed” from the pipeline while the new instruction is being fetched and then executed.
4.0 MEMORY ORGANIZATION

4.1 Program Memory Organization

The PIC16C52 has a 9-bit Program Counter (PC) capable of addressing a 384 x 12 program memory space (Figure 4-1).

The reset vector for the PIC16C52 is at 17Fh. A NOP at the reset vector location will cause a restart at location 000h.

**FIGURE 4-1: PIC16C52 PROGRAM MEMORY MAP AND STACK**

4.2 Data Memory Organization

Data memory is composed of registers, or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: special function registers and general purpose registers.

The special function registers include the TMR0 register, the Program Counter (PC), the Status Register, the I/O registers (ports), and the File Select Register (FSR). In addition, special purpose registers are used to control the I/O port configuration and prescaler options.

The general purpose registers are used for data and control information under command of the instructions.

For the PIC16C52, the register file is composed of seven special function registers and 25 general purpose registers (Figure 4-2).

4.2.1 GENERAL PURPOSE REGISTER FILE

The register file is accessed either directly or indirectly through the file select register FSR (Section 4.7).

**FIGURE 4-2: PIC16C52 REGISTER FILE MAP**

<table>
<thead>
<tr>
<th>File Address</th>
<th>Indicators</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>INDF(1)</td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
</tr>
<tr>
<td>02h</td>
<td>PCL</td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
</tr>
<tr>
<td>07h</td>
<td></td>
</tr>
<tr>
<td>0Fh</td>
<td></td>
</tr>
<tr>
<td>10h</td>
<td></td>
</tr>
<tr>
<td>1Fh</td>
<td>General Purpose Registers</td>
</tr>
</tbody>
</table>

Note 1: Not a physical register. See Section 4.7
4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The special registers can be classified into two sets. The special function registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

### TABLE 4-1: SPECIAL FUNCTION REGISTER SUMMARY

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on MCLR Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>TRIS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1111 1111 1111 1111</td>
<td></td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>--11 1111 --11 1111</td>
<td></td>
</tr>
<tr>
<td>00h</td>
<td>INDF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxx xxxx uu uu uu uu</td>
<td></td>
</tr>
<tr>
<td>01h</td>
<td>TMR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxx xxxx uu uu uu uu</td>
<td></td>
</tr>
<tr>
<td>02h(1)</td>
<td>PCL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1111 1111 1111 1111</td>
<td></td>
</tr>
<tr>
<td>03h</td>
<td>STATUS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0001 1xxx 000q qu uu uu</td>
<td></td>
</tr>
<tr>
<td>04h</td>
<td>FSR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1xxx xxxx uu uu uu uu</td>
<td></td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>---- xxxx ---- uu uu</td>
<td></td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>xxxx xxxx uu uu uu uu</td>
<td></td>
</tr>
</tbody>
</table>

Legend: Shaded boxes = unimplemented or unused, – = unimplemented, read as '0' (if applicable) x = unknown, u = unchanged, q = see the tables in Section 7.6 for possible values.

Note 1: The upper byte of the Program Counter is not directly accessible. See Section 4.5 for an explanation of how to access these bits.
4.3 STATUS Register

This register contains the arithmetic status of the ALU, and the RESET status.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS register because these instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect STATUS bits, see Table 8-2, Instruction Set Summary.

FIGURE 4-3: STATUS REGISTER (ADDRESS:03h)

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R-1</th>
<th>R-1</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R/W-x</th>
<th>R = Readable bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA2</td>
<td>PA1</td>
<td>PA0</td>
<td>TO</td>
<td>PD</td>
<td>Z</td>
<td>DC</td>
<td>C</td>
<td>W = Writable bit</td>
</tr>
<tr>
<td>bit7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>bit0</td>
<td>- n = Value at POR reset</td>
</tr>
</tbody>
</table>

bit 7-5: PA2:PA0: Page select bits - unused. Use of the PA2:PA0 bits as a general purpose read/write bit is not recommended, since this may affect upward compatibility.

bit 4: TO: Time-out bit
This bit always set on the PIC16C52.

bit 3: PD: Power-down bit
1 = After power-up
0 = After SLEEP instruction

bit 2: Z: Zero bit
1 = The result of an arithmetic or logic operation is zero
0 = The result of an arithmetic or logic operation is not zero

bit 1: DC: Digit carry/borrow bit (for ADDWF and SUBWF instructions)
ADDFW
1 = A carry from the 4th low order bit of the result occurred
0 = A carry from the 4th low order bit of the result did not occur

SUBWF
1 = A borrow from the 4th low order bit of the result did not occur
0 = A borrow from the 4th low order bit of the result occurred

bit 0: C: Carry/borrow bit (for ADDWF, SUBWF and RRF, RLF instructions)
ADDFW
1 = A carry occurred
0 = A carry did not occur

SUBWF
1 = A borrow did not occur
0 = A borrow occurred

RRF or RLF
Load bit with LSb or MSb
4.4 OPTION Register

The OPTION register is a 6-bit wide, write-only register which contains various control bits to configure the Timer0 prescaler and Timer0.

By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A RESET sets the OPTION<5:0> bits.

FIGURE 4-4: OPTION REGISTER

<table>
<thead>
<tr>
<th>bit 7-6: Unimplemented.</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit 5: T0CS: Timer0 Clock Source Select bit</td>
</tr>
<tr>
<td>1 = Transition on T0CKI pin</td>
</tr>
<tr>
<td>0 = Internal instruction cycle clock (CLKOUT)</td>
</tr>
<tr>
<td>bit 4: T0SE: Timer0 Source Edge Select bit</td>
</tr>
<tr>
<td>1 = Increment on high-to-low transition on T0CKI pin</td>
</tr>
<tr>
<td>0 = Increment on low-to-high transition on T0CKI pin</td>
</tr>
<tr>
<td>bit 3: PSA: Prescaler Assignment bit</td>
</tr>
<tr>
<td>1 = Prescaler rate = 1:1</td>
</tr>
<tr>
<td>0 = Prescaler rate defined by PS2:PS0</td>
</tr>
<tr>
<td>bit 2-0: PS2:PS0: Prescaler Rate Select bits</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit Value</th>
<th>Timer0 Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1:2</td>
</tr>
<tr>
<td>001</td>
<td>1:4</td>
</tr>
<tr>
<td>010</td>
<td>1:8</td>
</tr>
<tr>
<td>011</td>
<td>1:16</td>
</tr>
<tr>
<td>100</td>
<td>1:32</td>
</tr>
<tr>
<td>101</td>
<td>1:64</td>
</tr>
<tr>
<td>110</td>
<td>1:128</td>
</tr>
<tr>
<td>111</td>
<td>1:256</td>
</tr>
</tbody>
</table>
4.5 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The PC Latch (PCL) is mapped to PC<7:0> (Figure 4-5).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared.

Instructions where the PCL is the destination, or Modify PCL instructions, include MOVWF PC, ADDWF PC, and BSF PC, 5.

For the RETLW instruction, the PC is loaded with the Top Of Stack (TOS) contents. All of the devices covered in this data sheet have only two stacks. Each stack has the same bit width as the device PC.

FIGURE 4-5: LOADING OF PC BRANCH INSTRUCTIONS - PIC16C52

4.6 Stack

The PIC16C52 device has a 9-bit wide, two-level hardware push/pop stack (Figure 4-1).

A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALLs are executed, only the most recent two return addresses are stored.

A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2.

Note: The W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

4.5.1 EFFECTS OF RESET

The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the reset vector).
4.7 Indirect Data Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a pointer). This is indirect addressing.

EXAMPLE 4-1: INDIRECT ADDRESSING

- Register file 05 contains the value 10h
- Register file 06 contains the value 0Ah
- Load the value 05 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 06)
- A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-2.

EXAMPLE 4-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

```
        movlw 0x10  ;initialize pointer
        movwf FSR   ; to RAM
        NEXT      clrf INDF  ;clear INDF register
                   incf FSR,F ;inc pointer
                   btfsc FSR,4 ;all done?
                   goto NEXT  ;NO, clear next
                   CONTINUE  ;YES, continue
```

The FSR is a 5-bit wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.
5.0 I/O PORTS

As with any other register, the I/O registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin’s input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB) are all set.

5.1 PORTA

PORTA is a 4-bit I/O register. Only the low order 4 bits are used (RA3:RA0). Bits 7-4 are unimplemented and read as '0's.

5.2 PORTB

PORTB is an 8-bit I/O register (PORTB<7:0>).

5.3 TRIS Registers

The output driver control registers are loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a hi-impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

The TRIS registers are “write-only” and are set (output drivers disabled) upon RESET.

5.4 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-1. All ports may be used for both input and output operations. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

FIGURE 5-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN

Note 1: I/O pins have protection diodes to Vdd and Vss.

TABLE 5-1: SUMMARY OF PORT REGISTERS

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>N/A</td>
<td>TRIS</td>
<td>I/O control registers (TRISA and TRISB)</td>
<td>1111 1111</td>
<td>1111 1111</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>05h</td>
<td>PORTA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>RA3</td>
<td>RA2</td>
<td>RA1</td>
<td>RA0</td>
</tr>
<tr>
<td>06h</td>
<td>PORTB</td>
<td>RB7</td>
<td>RB6</td>
<td>RB5</td>
<td>RB4</td>
<td>RB3</td>
<td>RB2</td>
<td>RB1</td>
<td>RB0</td>
</tr>
</tbody>
</table>

Value on Power-On Reset | Value on MCLR Reset
1111 1111 | 1111 1111
----- xxxx | ----- uuuu

Legend: Shaded boxes = unimplemented, read as '0', — = unimplemented, read as '0', x = unknown, u = unchanged
5.5 I/O Programming Considerations

5.5.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown.

Example 5-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

EXAMPLE 5-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

```
;Initial PORT Settings
; PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are not connected to other circuitry

; PORT latch PORT pins
----------  ----------
BCF PORTB, 7 ;01pp pppp 11pp pppp
BCF PORTB, 6 ;10pp pppp 11pp pppp
MOVLW 03Fh   
TRIS PORTB   ;10pp pppp 10pp pppp

;Note that the user may have expected the pin values to be 00pp pppp. The 2nd BCF caused RB7 to be latched as the pin value (High).
```

5.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

FIGURE 5-2: SUCCESSIVE I/O OPERATION

This example shows a write to PORTB followed by a read from PORTB.

Data setup time = (0.25 TCy – Tpd)

where: TCy = instruction cycle.

Tpd = propagation delay

Therefore, at higher clock frequencies, a write followed by a read may be problematic.
6.0 TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:
- 8-bit timer/counter register, TMR0
  - Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
  - Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module, while Figure 6-2 shows the electrical structure of the Timer0 input.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 6-3 and Figure 6-4). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.1.

The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). When the PSA bit is set, the prescaler is not used (prescaler = 1:1). When the PSA bit is cleared, prescale values of 1:2, 1:4,..., 1:256 are selectable by the PS2:PS0 bits. Section 6.2 details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 6-1.
FIGURE 6-3: TIMER0 TIMING:
INTERNAL CLOCK/NO PRESCALE

FIGURE 6-4: TIMER0 TIMING:
INTERNAL CLOCK/PRESCALE 1:2

TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER0

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Value on Power-On Reset</th>
<th>Value on MCLR Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>01</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td>xxxxx xxxxx</td>
<td>uuuu uuuu</td>
</tr>
<tr>
<td>N/A</td>
<td>OPTION</td>
<td>—</td>
<td>—</td>
<td>T0CS</td>
<td>T0SE</td>
<td>PSA</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
</tbody>
</table>

Legend: Shaded cells: Unimplemented bits,
- = unimplemented, x = unknown, u = unchanged,
6.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (ToS) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

6.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2ToS (and a small RC delay of 20 ns) and low for at least 2ToS (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4ToS (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

6.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.

FIGURE 6-5: TIMER0 TIMING WITH EXTERNAL CLOCK

Note 1: Delay from clock input change to Timer0 increment is 3ToS to 7ToS. (Duration of Q = ToS).

Therefore, the error in measuring the interval between two edges on Timer0 input is ± 4ToS max.

2: External clock if no prescaler selected, Prescaler output otherwise.

3: The arrows indicate the points in time where sampling occurs.
6.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module. The PSA and PS2:PS0 bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. The prescaler is neither readable nor writable. On a RESET, the prescaler contains all '0's.

FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0 PRESCALER

Note: T0CS, T0SE, PSA, PS2:PS0 are bits in the OPTION register.
7.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of real-time applications. The PIC16C52 microcontroller has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- Oscillator selection
- Reset
- Power-On Reset (POR)
- Device Reset Timer (DRT)
- SLEEP
- Code protection
- ID locations

For the PIC16C52, there is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in reset until the crystal oscillator is stable. With this timer on-chip, most applications need no external reset circuitry.

The SLEEP mode is designed to offer a very low current power-down mode. The user can wake up from SLEEP through external reset. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost. A set of configuration bits are used to select various options.

7.1 Configuration Bits

The PIC16C52 configuration word consists of 12 bits, 4 of which are implemented. Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type and two are unused on this device (Figure 7-1).

OTP or QTP devices have the oscillator configuration programmed at the factory and these parts are tested accordingly (see "Product Identification System" on the inside back cover).

FIGURE 7-1: CONFIGURATION WORD FOR PIC16C52

<table>
<thead>
<tr>
<th>bit11</th>
<th>bit10</th>
<th>bit9</th>
<th>bit8</th>
<th>bit7</th>
<th>bit6</th>
<th>bit5</th>
<th>bit4</th>
<th>bit3</th>
<th>bit2</th>
<th>bit1</th>
<th>bit0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Unimplemented**: Read as '0'.
- **CP**: Code protection bit
  - 1 = Code protection off
  - 0 = Code protection on
- **Unimplemented**: Read as '0'.
- **FOSC1:FOSC0**: Oscillator selection bits
  - 11 = RC oscillator
  - 01 = XT oscillator
  - 10 = Unused on PIC16C52
  - 00 = Unused on PIC16C52

Note 1: Refer to the PIC16C5X Programming Specifications (literature number DS30190) to determine how to access the configuration word.
7.2 Oscillator Configurations

7.2.1 OSCILLATOR TYPES

The PIC16C52 can be operated in two different oscillator modes. The user can program two configuration bits (FOSC1:FOSC0) to select one of these modes:

- **RC:** Resistor/Capacitor
- **XT:** Crystal/Resonator

7.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT mode, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 7-2). The PIC16C52 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT mode, the device can have an external clock source drive the OSC1/CLKIN pin (Figure 7-3).

**FIGURE 7-2:** CRYSTAL OPERATION OR CERAMIC RESONATOR (XT OSC CONFIGURATION)

**FIGURE 7-3:** EXTERNAL CLOCK INPUT OPERATION (XT OSC CONFIGURATION)

---

### TABLE 7-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS - PIC16C52

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Resonator Freq</th>
<th>Cap. Range</th>
<th>Cap. Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>XT</td>
<td>455 kHz</td>
<td>68-100 pF</td>
<td>68-100 pF</td>
</tr>
<tr>
<td></td>
<td>2.0 MHz</td>
<td>15-33 pF</td>
<td>15-33 pF</td>
</tr>
<tr>
<td></td>
<td>4.0 MHz</td>
<td>10-22 pF</td>
<td>10-22 pF</td>
</tr>
</tbody>
</table>

These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

### TABLE 7-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR - PIC16C52

<table>
<thead>
<tr>
<th>Osc Type</th>
<th>Resonator Freq</th>
<th>Cap.Range</th>
<th>Cap. Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>XT</td>
<td>100 kHz</td>
<td>15-30 pF</td>
<td>200-300 pF</td>
</tr>
<tr>
<td></td>
<td>200 kHz</td>
<td>15-30 pF</td>
<td>100-200 pF</td>
</tr>
<tr>
<td></td>
<td>455 kHz</td>
<td>15-30 pF</td>
<td>15-100 pF</td>
</tr>
<tr>
<td></td>
<td>1 MHz</td>
<td>15-30 pF</td>
<td>15-30 pF</td>
</tr>
<tr>
<td></td>
<td>2 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
<tr>
<td></td>
<td>4 MHz</td>
<td>15 pF</td>
<td>15 pF</td>
</tr>
</tbody>
</table>

These values are for design guidance only. Rs may be required in HS mode as well as XT mode to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.
7.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 7-4 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 kΩ resistor provides the negative feedback for stability. The 10 kΩ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

**FIGURE 7-4: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT**

![Parallel Resonant Oscillator Circuit Diagram]

Figure 7-5 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330Ω resistors provide the negative feedback to bias the inverters in their linear region.

**FIGURE 7-5: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT**

![Series Resonant Oscillator Circuit Diagram]

7.2.4 RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 7-6 shows how the R/C combination is connected to the PIC16C5X. For Rext values below 2.2 kΩ, the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g., 1 MΩ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping Rext between 3 kΩ and 100 kΩ.

Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given Rext/Cext values as well as frequency variation due to operating temperature for given R, C, and VDD values. The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.

**FIGURE 7-6: RC OSCILLATOR MODE**

![RC Oscillator Mode Diagram]
7.3 Reset

The PIC16C52 device may be reset in one of the following ways:

- Power-On Reset (POR)
- MCLR reset (normal operation)
- MCLR wake-up reset (from SLEEP)

Table 7-3 shows these reset conditions for the PCL and STATUS registers.

Some registers are not affected in any reset condition. Their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-On Reset (POR) or MCLR. A MCLR wake-up from SLEEP also results in a device reset, and not a continuation of operation before SLEEP.

The TO and PD bits (STATUS <4:3>) are set or cleared depending on the different reset conditions (Section 7.6). These bits may be used to determine the nature of the reset.

Table 7-4 lists a full description of reset states of all registers. Figure 7-7 shows a simplified block diagram of the on-chip reset circuit.

### TABLE 7-3:  RESET CONDITIONS FOR SPECIAL REGISTERS

<table>
<thead>
<tr>
<th>Condition</th>
<th>PCL Addr: 02h</th>
<th>STATUS Addr: 03h</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-On Reset</td>
<td>1111 1111</td>
<td>0001 1xxx</td>
</tr>
<tr>
<td>MCLR reset (normal operation)</td>
<td>1111 1111</td>
<td>0000 0uuu (1)</td>
</tr>
<tr>
<td>MCLR wake-up (from SLEEP)</td>
<td>1111 1111</td>
<td>0001 0uuu</td>
</tr>
</tbody>
</table>

Legend:  
- u = unchanged,  
- x = unknown,   
- - = unimplemented, read as '0'.

Note 1: TO and PD bits retain their last value until one of the other reset conditions occur.

### TABLE 7-4:  RESET CONDITIONS FOR ALL REGISTERS

<table>
<thead>
<tr>
<th>Register</th>
<th>Address</th>
<th>Power-On Reset</th>
<th>MCLR Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>N/A</td>
<td>xxxx xxxx</td>
<td>0uuu 0uuu</td>
</tr>
<tr>
<td>TRIS</td>
<td>N/A</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>OPTION</td>
<td>N/A</td>
<td>--11 1111</td>
<td>--11 1111</td>
</tr>
<tr>
<td>INDF</td>
<td>00h</td>
<td>xxxx xxxx</td>
<td>0uuu 0uuu</td>
</tr>
<tr>
<td>TMR0</td>
<td>01h</td>
<td>xxxx xxxx</td>
<td>0uuu 0uuu</td>
</tr>
<tr>
<td>PCL (1)</td>
<td>02h</td>
<td>1111 1111</td>
<td>1111 1111</td>
</tr>
<tr>
<td>STATUS (2)</td>
<td>03h</td>
<td>0001 1xxx</td>
<td>0000 q quuu</td>
</tr>
<tr>
<td>FSR</td>
<td>04h</td>
<td>1xxx xxxx</td>
<td>1uuu 0uuu</td>
</tr>
<tr>
<td>PORTA</td>
<td>05h</td>
<td>---- xxxx</td>
<td>---- 0uuu</td>
</tr>
<tr>
<td>PORTB</td>
<td>06h</td>
<td>xxxx xxxx</td>
<td>0uuu 0uuu</td>
</tr>
<tr>
<td>General Purpose</td>
<td>08-7Fh</td>
<td>xxxx xxxx</td>
<td>0uuu 0uuu</td>
</tr>
<tr>
<td>register files</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Legend:  
- u = unchanged,  
- x = unknown,   
- - = unimplemented, read as '0',   
- q = see tables in Section 7.6 for possible values.

Note 1: See Table 7-3 for reset value for specific conditions.
FIGURE 7-7: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT
7.4 Power-On Reset (POR)

The PIC16C5X family incorporates on-chip Power-On Reset (POR) circuitry which provides an internal chip reset for most power-up situations. To use this feature, the user merely ties the MCLR/VPP pin (Figure 7-8) to VDD. A simplified block diagram of the on-chip Power-On Reset circuit is shown in Figure 7-7.

The Power-On Reset circuit and the Device Reset Timer (Section 7.5) circuit are closely related. On power-up, the reset latch is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms, it will reset the reset latch and thus end the on-chip reset signal.

A power-up example where MCLR is not tied to VDD is shown in Figure 7-10. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of reset TDRT msec after MCLR goes high.

In Figure 7-11, the on-chip Power-On Reset feature is being used (MCLR and VDD are tied together). The VDD is stable before the start-up timer times out and there is no problem in getting a proper reset. However, Figure 7-12 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses a high on the MCLR/VPP pin, and when the MCLR/VPP pin (and VDD) actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip is, therefore, not guaranteed to function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 7-9).

Note: When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be meet to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met.

For more information on PIC16C52 POR, see Power-Up Considerations - AN522 in the Embedded Control Handbook.

The POR circuit does not produce an internal reset when VDD declines.
FIGURE 7-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD)

VDD
MCLR
INTERNAL POR
DRT TIME-OUT
INTERNAL RESET

FIGURE 7-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME

VDD
MCLR
INTERNAL POR
DRT TIME-OUT
INTERNAL RESET

FIGURE 7-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME

VDD
MCLR
INTERNAL POR
DRT TIME-OUT
INTERNAL RESET

When VDD rises slowly, the TDRT time-out expires long before VDD has reached its final value. In this example, the chip will reset properly if, and only if, V1 ≥ VDD min.
7.5 Device Reset Timer (DRT)

The Device Reset Timer (DRT) provides a fixed 18 ms nominal time-out on reset. The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET for approximately 18 ms after the voltage on the MCLR/VPP pin has reached a logic high (VIHMC) level. Thus, external RC networks connected to the MCLR input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.

7.6 Time-Out Sequence and Power Down Status Bits (TO/PD)

The TO and PD bits in the STATUS register can be tested to determine if a RESET condition has been caused by a power-up condition or MCLR reset, or a MCLR wake-up reset.

<table>
<thead>
<tr>
<th>TO</th>
<th>PD</th>
<th>RESET was caused by</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>Power-up (POR)</td>
</tr>
<tr>
<td>u</td>
<td>u</td>
<td>MCLR reset (normal operation)(1)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>MCLR wake-up reset (from SLEEP)</td>
</tr>
</tbody>
</table>

Legend:  

u = unchanged

Note 1: The TO and PD bits maintain their status (u) until a reset occurs. A low-pulse on the MCLR input does not change the TO and PD status bits.

These STATUS bits are only affected by events listed in Table 7-6.

<table>
<thead>
<tr>
<th>Event</th>
<th>TO</th>
<th>PD</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-up</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>SLEEP instruction</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Legend:  
u = unchanged

A SLEEP instruction will be executed, regardless of the status of the PD bit. Table 7-5 reflects the status of TO and PD after the corresponding event.

Table 7-3 lists the reset conditions for the special function registers, while Table 7-4 lists the reset conditions for all the registers.
7.7 **Reset on Brown-Out**

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC16C52 devices when a brown-out occurs, external brown-out protection circuits may be built (Figure 7-13 and Figure 7-14).

**FIGURE 7-13: BROWN-OUT PROTECTION CIRCUIT 1**

This circuit will activate reset when VDD goes below Vz + 0.7V (where Vz = Zener voltage).

**FIGURE 7-14: BROWN-OUT PROTECTION CIRCUIT 2**

This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

\[ VDD \cdot \frac{R1}{R1 + R2} = 0.7V \]

7.8 **Power-Down Mode (SLEEP)**

A device may be powered down (SLEEP) and later powered up (Wake-up from SLEEP).

7.8.1 **SLEEP**

The Power-Down mode is entered by executing a SLEEP instruction.

The T0 bit (STATUS<4>) is set, the PD bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low, or hi-impedance).

For lowest current consumption while powered down, the TOCKI input should be at VDD or VSS and the MCLR/VPP pin must be at a logic high level (VIHMC).

7.8.2 **WAKE-UP FROM SLEEP**

The device can wake-up from SLEEP through an external reset input on MCLR/VPP pin. The PD bit, which is set on power-up, is cleared when SLEEP is invoked.

7.9 **Program Verification/Code Protection**

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

**Note:** Microchip does not recommend code protecting windowed devices.

7.10 **ID Locations**

Four memory locations are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as ‘1’s.

**Note:** Microchip will assign a unique pattern number for QTP and SQTP requests. This pattern number will be unique and traceable to the submitted code.
8.0 INSTRUCTION SET SUMMARY

Each PIC16C5X instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC16C5X instruction set summary in Table 8-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 8-1 shows the opcode field descriptions.

For byte-oriented instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed in the file register specified in the instruction.

For bit-oriented instructions, ‘b’ represents a bit field designator which selects the number of the bit affected by the operation, while ‘f’ represents the number of the file in which the bit is located.

For literal and control operations, ‘k’ represents an 8 or 9-bit constant or literal value.

TABLE 8-1: OPCODE FIELD DESCRIPTIONS

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>f</td>
<td>Register file address (0x00 to 0x7F)</td>
</tr>
<tr>
<td>W</td>
<td>Working register (accumulator)</td>
</tr>
<tr>
<td>b</td>
<td>Bit address within an 8-bit file register</td>
</tr>
<tr>
<td>k</td>
<td>Literal field, constant data or label</td>
</tr>
<tr>
<td>x</td>
<td>Don't care location (= 0 or 1) The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools.</td>
</tr>
<tr>
<td>d</td>
<td>Destination select: d = 0 (store result in W) d = 1 (store result in file register 'f') Default is d = 1</td>
</tr>
<tr>
<td>label</td>
<td>Label name</td>
</tr>
<tr>
<td>TOS</td>
<td>Top of Stack</td>
</tr>
<tr>
<td>PC</td>
<td>Program Counter</td>
</tr>
<tr>
<td>TÖ</td>
<td>Time-Out bit</td>
</tr>
<tr>
<td>PD</td>
<td>Power-Down bit</td>
</tr>
<tr>
<td>dest</td>
<td>Destination, either the W register or the specified register file location</td>
</tr>
<tr>
<td>[ ]</td>
<td>Options</td>
</tr>
<tr>
<td>( )</td>
<td>Contents</td>
</tr>
<tr>
<td>→</td>
<td>Assigned to</td>
</tr>
<tr>
<td>&lt; &gt;</td>
<td>Register bit field</td>
</tr>
<tr>
<td>∈</td>
<td>In the set of</td>
</tr>
<tr>
<td>italics</td>
<td>User defined term (font is courier)</td>
</tr>
</tbody>
</table>

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 μs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 μs.

Figure 8-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhhh

where 'h' signifies a hexadecimal number.

FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS

<table>
<thead>
<tr>
<th>Byte-oriented file register operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 6 5 4 0</td>
</tr>
<tr>
<td>OPCODE  d  f (FILE #)</td>
</tr>
<tr>
<td>d = 0 for destination W</td>
</tr>
<tr>
<td>d = 1 for destination f</td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit-oriented file register operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 8 7 5 4 0</td>
</tr>
<tr>
<td>OPCODE  b (BIT #)  f (FILE #)</td>
</tr>
<tr>
<td>b = 3-bit bit address</td>
</tr>
<tr>
<td>f = 5-bit file register address</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Literal and control operations (except GOTO)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 8 7 0</td>
</tr>
<tr>
<td>OPCODE  k (literal)</td>
</tr>
<tr>
<td>k = 8-bit immediate value</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Literal and control operations - GOTO instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 9 8 0</td>
</tr>
<tr>
<td>OPCODE  k (literal)</td>
</tr>
<tr>
<td>k = 9-bit immediate value</td>
</tr>
</tbody>
</table>
### TABLE 8-2: INSTRUCTION SET SUMMARY

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDWF f,d</td>
<td>Add W and f</td>
<td>1</td>
<td>0001 11df eeff</td>
<td>C,DC,Z</td>
<td>1,2,4</td>
</tr>
<tr>
<td>ANDWF f,d</td>
<td>AND W with f</td>
<td>1</td>
<td>0001 01df eeff</td>
<td>Z</td>
<td>2,4</td>
</tr>
<tr>
<td>CLRF f</td>
<td>Clear f</td>
<td>1</td>
<td>0000 01lf eeff</td>
<td>Z</td>
<td>4</td>
</tr>
<tr>
<td>CLRW –</td>
<td>Clear W</td>
<td>1</td>
<td>0000 0100 0000</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td>COMF f,d</td>
<td>Complement f</td>
<td>1</td>
<td>0010 01df eeff</td>
<td>Z</td>
<td></td>
</tr>
<tr>
<td>DECF f,d</td>
<td>Decrement f</td>
<td>1</td>
<td>0000 11df eeff</td>
<td>Z, None</td>
<td>2,4</td>
</tr>
<tr>
<td>DECFSZ f,d, d</td>
<td>Decrement f, Skip if 0</td>
<td>1(2)</td>
<td>0010 11df eeff</td>
<td>None</td>
<td>2,4</td>
</tr>
<tr>
<td>INCF f,d</td>
<td>Increment f</td>
<td>1</td>
<td>0010 10df eeff</td>
<td>Z, Z</td>
<td>2,4</td>
</tr>
<tr>
<td>INCFSZ f,d, d</td>
<td>Increment f, Skip if 0</td>
<td>1(2)</td>
<td>0011 11df eeff</td>
<td>None</td>
<td>2,4</td>
</tr>
<tr>
<td>IORWF f,d</td>
<td>Inclusive OR W with f</td>
<td>1</td>
<td>0001 00df eeff</td>
<td>Z, 2,4</td>
<td></td>
</tr>
<tr>
<td>MOVF f,d</td>
<td>Move f</td>
<td>1</td>
<td>0010 00df eeff</td>
<td>Z, None</td>
<td>2,4</td>
</tr>
<tr>
<td>MOVWF f</td>
<td>Move W to f</td>
<td>1</td>
<td>0000 001f eeff</td>
<td>None</td>
<td>1,4</td>
</tr>
<tr>
<td>NOP –</td>
<td>No Operation</td>
<td>1</td>
<td>0000 0000 0000</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>RLF f,d</td>
<td>Rotate left f through Carry</td>
<td>1</td>
<td>0011 01df eeff</td>
<td>C, 2,4</td>
<td></td>
</tr>
<tr>
<td>RRF f,d</td>
<td>Rotate right f through Carry</td>
<td>1</td>
<td>0011 00df eeff</td>
<td>C, 2,4</td>
<td></td>
</tr>
<tr>
<td>SUBWF f,d</td>
<td>Subtract W from f</td>
<td>1</td>
<td>0000 10df eeff</td>
<td>C,DC,Z, 2,4</td>
<td></td>
</tr>
<tr>
<td>SWAPF f,d</td>
<td>Swap f</td>
<td>1</td>
<td>0011 10df eeff</td>
<td>None</td>
<td>2,4</td>
</tr>
<tr>
<td>XORWF f,d</td>
<td>Exclusive OR W with f</td>
<td>1</td>
<td>0001 10df eeff</td>
<td>Z, 2,4</td>
<td></td>
</tr>
</tbody>
</table>

**BIT-ORIENTED FILE REGISTER OPERATIONS**

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>BCF f,b</td>
<td>Bit Clear f</td>
<td>1</td>
<td>0100 bbbf eeff</td>
<td>None</td>
<td>2,4</td>
</tr>
<tr>
<td>BSF f,b</td>
<td>Bit Set f</td>
<td>1</td>
<td>0101 bbbf eeff</td>
<td>None</td>
<td>2,4</td>
</tr>
<tr>
<td>BTFSC f,b</td>
<td>Bit Test f, Skip if Clear</td>
<td>1(2)</td>
<td>0110 bbbf eeff</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>BTBSS f,b</td>
<td>Bit Test f, Skip if Set</td>
<td>1(2)</td>
<td>0111 bbbf eeff</td>
<td>None</td>
<td></td>
</tr>
</tbody>
</table>

**LITERAL AND CONTROL OPERATIONS**

<table>
<thead>
<tr>
<th>Mnemonic, Operands</th>
<th>Description</th>
<th>Cycles</th>
<th>12-Bit Opcode</th>
<th>Status Affected</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANDLW k</td>
<td>AND literal with W</td>
<td>1</td>
<td>1110 kkkk kkkk</td>
<td>Z, Z</td>
<td></td>
</tr>
<tr>
<td>CALL k</td>
<td>Call subroutine</td>
<td>2</td>
<td>1001 kkkk kkkk</td>
<td>None</td>
<td>1</td>
</tr>
<tr>
<td>CLRWDT k</td>
<td>Clear Watchdog Timer</td>
<td>1</td>
<td>0000 0000 0100</td>
<td>TO, PD, None</td>
<td>5</td>
</tr>
<tr>
<td>GOTO k</td>
<td>Unconditional branch</td>
<td>2</td>
<td>110k kkkk kkkk</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>IORLW k</td>
<td>Inclusive OR Literal with W</td>
<td>1</td>
<td>1110 kkkk kkkk</td>
<td>Z, Z</td>
<td></td>
</tr>
<tr>
<td>MOVLW k</td>
<td>Move Literal to W</td>
<td>1</td>
<td>1100 kkkk kkkk</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>OPTION k</td>
<td>Load OPTION register</td>
<td>1</td>
<td>0000 0000 0010</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>RETLW k</td>
<td>Return, place Literal in W</td>
<td>2</td>
<td>1000 kkkk kkkk</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>SLEEP –</td>
<td>Go into standby mode</td>
<td>1</td>
<td>0000 0000 0011</td>
<td>TO, PD</td>
<td></td>
</tr>
<tr>
<td>TRIS f</td>
<td>Load TRIS register</td>
<td>1</td>
<td>0000 0000 0fff</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>XORLW k</td>
<td>Exclusive OR Literal to W</td>
<td>1</td>
<td>1111 kkkk kkkk</td>
<td>Z, Z</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**

1. The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except *GOTO*.
2. When an I/O register is modified as a function of itself (e.g., *MOVF PORTB, 1*), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.
3. The instruction *TRIS f*, where f = 5, 6, or 7 causes the contents of the W register to be written to the tristate latches of PORTA, B or C, respectively. A '1' forces the pin to a hi-impedance state and disables the output buffers.
4. If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).
5. Do not use in PIC16C52 code.
ADDWF  Add W and f
Syntax:  [ label ] ADDWF f,d
Operands:  0 ≤ f ≤ 31
d ∈ {0,1}
Operation:  (W) + (f) → (dest)
Status Affected:  C, DC, Z
Encoding:  0001 11df ffff
Description:  Add the contents of the W register and
register 'f'. If 'd' is 0 the result is stored
in the W register. If 'd' is '1' the result is
stored back in register 'f'.
Words:  1
Cycles:  1
Example:  ADDWF FSR, 0
Before Instruction
W = 0x17
FSR = 0xC2
After Instruction
W = 0x09
FSR = 0xC2

ANDWF  AND W with f
Syntax:  [ label ] ANDWF f,d
Operands:  0 ≤ f ≤ 31
d ∈ {0,1}
Operation:  (W) .AND. (f) → (dest)
Status Affected:  Z
Encoding:  0001 01df ffff
Description:  The contents of the W register are
AND'ed with register 'f'. If 'd' is 0 the
result is stored in the W register. If 'd' is
'1' the result is stored back in register 'f'.
Words:  1
Cycles:  1
Example:  ANDWF FSR, 1
Before Instruction
W = 0x17
FSR = 0xC2
After Instruction
W = 0x17
FSR = 0x02

ANDLW  And literal with W
Syntax:  [ label ] ANDLW k
Operands:  0 ≤ k ≤ 255
Operation:  (W).AND. (k) → (W)
Status Affected:  Z
Encoding:  1110 kkkk kkkk
Description:  The contents of the W register are
AND'ed with the eight-bit literal 'k'. The
result is placed in the W register.
Words:  1
Cycles:  1
Example:  ANDLW 0x5F
Before Instruction
W = 0xA3
After Instruction
W = 0x03

BCF  Bit Clear f
Syntax:  [ label ] BCF f,b
Operands:  0 ≤ f ≤ 31
0 ≤ b ≤ 7
Operation:  0 → (f<b>)
Status Affected:  None
Encoding:  0100 bbbf ffff
Description:  Bit 'b' in register 'f' is cleared.
Words:  1
Cycles:  1
Example:  BCF FLAG_REG, 7
Before Instruction
FLAG_REG = 0xC7
After Instruction
FLAG_REG = 0x47
### BSF (Bit Set f)

**Syntax:**
```
[label] BSF f,b
```

**Operands:**
0 ≤ f ≤ 31
0 ≤ b ≤ 7

**Operation:**
1 → (f<b>)

**Status Affected:** None

**Encoding:**
```
0101 bbbf ffff
```

**Description:**
Bit 'b' in register 'f' is set.

**Words:** 1

**Cycles:** 1

**Example:**
```assembly
BSF FLAG_REG, 7
```

---

### BTFSC (Bit Test f, Skip if Clear)

**Syntax:**
```
[label] BTFSC f,b
```

**Operands:**
0 ≤ f ≤ 31
0 ≤ b ≤ 7

**Operation:**
skip if (f<b>) = 0

**Status Affected:** None

**Encoding:**
```
0110 bbbf ffff
```

**Description:**
If bit 'b' in register 'f' is 0 then the next instruction is skipped.

**Words:** 1

**Cycles:** 1(2)

**Example:**
```assembly
HERE  BTFSC  FLAG,1
FALSE  GOTO  PROCESS_CODE
TRUE  
```

---

### BTFSS (Bit Test f, Skip if Set)

**Syntax:**
```
[label] BTFSS f,b
```

**Operands:**
0 ≤ f ≤ 31
0 ≤ b ≤ 7

**Operation:**
skip if (f<b>) = 1

**Status Affected:** None

**Encoding:**
```
0111 bbbf ffff
```

**Description:**
If bit 'b' in register 'f' is '1' then the next instruction is skipped.

**Words:** 1

**Cycles:** 1(2)

**Example:**
```assembly
HERE  BTFSS  FLAG,1
FALSE  GOTO  PROCESS_CODE
TRUE  
```

---

Copyright © 1995 Microchip Technology Inc.
### CALL Subroutine Call

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] CALL k</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ k ≤ 255</td>
</tr>
<tr>
<td>Operation:</td>
<td>(PC) + 1 → Top of Stack; k → PC&lt;7:0&gt;; (STATUS&lt;6:5&gt;) → PC&lt;10:9&gt;; 0 → PC&lt;8&gt;</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>None</td>
</tr>
<tr>
<td>Encoding:</td>
<td>1001 kkkk kkkk</td>
</tr>
<tr>
<td>Description:</td>
<td>Subroutine call. First, return address (PC+1) is pushed onto the stack. The eight bit immediate address is loaded into PC bits &lt;7:0&gt;. The upper bits PC&lt;10:9&gt; are loaded from STATUS&lt;6:5&gt;. PC&lt;8&gt; is cleared. CALL is a two cycle instruction.</td>
</tr>
</tbody>
</table>

#### CLRW Clear W

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] CLRW</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>00h → (W); 1 → Z</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>Z</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0000 0100 0000</td>
</tr>
<tr>
<td>Description:</td>
<td>The W register is cleared. Zero bit (Z) is set.</td>
</tr>
</tbody>
</table>

#### CLRF Clear f

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] CLRF f</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31</td>
</tr>
<tr>
<td>Operation:</td>
<td>00h → (f); 1 → Z</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>Z</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0000 011f ffff</td>
</tr>
<tr>
<td>Description:</td>
<td>The contents of register T are cleared and the Z bit is set.</td>
</tr>
</tbody>
</table>

#### CLRWDT Clear Watchdog Timer

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] CLRWDT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>1 → TO; 1 → PD</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>TO, PD</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0000 0000 0100</td>
</tr>
<tr>
<td>Description:</td>
<td>Since WDT is not available on the PIC16C52, the CLRWDT instruction will execute as a NOP. Status bits TO and PD are set.</td>
</tr>
</tbody>
</table>

---

**Words:** 1  
**Cycles:** 2  
**Example:** HERE CALL THERE

**Before Instruction**  
PC = address (HERE)  
After Instruction  
TOS = address (HERE + 1)
COMF  Complement f
Syntax:  \[ label \]  COMF  f,d
Operands:  0 ≤ f ≤ 31
d ∈ \{0,1\}
Operation:  (f) → (dest)
Status Affected:  Z
Encoding:  0010 01df ffff
Description:  The contents of register 'f' are complemented. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.
Words:  1
Cycles:  1
Example:  COMF  REG1, 0

Before Instruction
REG1 = 0x13

After Instruction
REG1 = 0x13
W = 0xEC

DECF  Decrement f
Syntax:  \[ label \]  DECF  f,d
Operands:  0 ≤ f ≤ 31
d ∈ \{0,1\}
Operation:  (f) – 1 → (dest)
Status Affected:  Z
Encoding:  0000 11df ffff
Description:  Decrement register 'f'. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.
Words:  1
Cycles:  1
Example:  DECF  CNT, 1

Before Instruction
PC = address (HERE)

After Instruction
CNT = CNT - 1;
if CNT = 0, PC = address (CONTINUE);
if CNT ≠ 0, PC = address (HERE+1)

DECFSZ  Decrement f, Skip if 0
Syntax:  \[ label \]  DECFSZ  f,d
Operands:  0 ≤ f ≤ 31
d ∈ \{0,1\}
Operation:  (f) – 1 → d;  skip if result = 0
Status Affected:  None
Encoding:  0010 11df ffff
Description:  The contents of register 'f' are decremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, the next instruction, which is already fetched, is discarded and an NOP is executed instead making it a two cycle instruction.
Words:  1
Cycles:  1(2)
Example:  HERE  DECFSZ  CNT, 1
         GOTO  LOOP
         CONTINUE •
         •

GOTO  Unconditional Branch
Syntax:  \[ label \]  GOTO  k
Operands:  0 ≤ k ≤ 511
Operation:  k → PC<8:0>;
            STATUS<6:5> → PC<10:9>
Status Affected:  None
Encoding:  101k kkkk kkkk
Description:  GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. GOTO is a two cycle instruction.
Words:  1
Cycles:  2
Example:  GOTO  THERE

After Instruction
PC = address (THERE)
INCF  Increment f  
Syntax: \([\text{label}]\)  \text{INCF}  f,d  
Operands:  \(0 \leq f \leq 31\)  
\(d \in [0,1]\)  
Operation:  \((f) + 1 \rightarrow (\text{dest})\)  
Status Affected: Z  
Encoding: \begingroup \renewcommand{\arraystretch}{1.3} \begin{tabular}{c} 0010 \ 10df \ ffff \end{tabular} \endgroup  
Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.  
Words: 1  
Cycles: 1  
Example:  
\begin{verbatim}  
INCF CNT, 1  \end{verbatim}  

INCFSZ  Increment f, Skip if 0  
Syntax: \([\text{label}]\)  \text{INCFSZ}  f,d  
Operands:  \(0 \leq f \leq 31\)  
\(d \in [0,1]\)  
Operation:  \((f) + 1 \rightarrow (\text{dest}), \text{skip if result = 0}\)  
Status Affected: None  
Encoding: \begingroup \renewcommand{\arraystretch}{1.3} \begin{tabular}{c} 0011 \ 11df \ ffff \end{tabular} \endgroup  
Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 0, then the next instruction, which is already fetched, is discarded and an NOP is executed instead making it a two cycle instruction.  
Words: 1  
Cycles: 1(2)  
Example:  
\begin{verbatim}  
HERE INCFSZ CNT, 1  GOTO LOOP  CONTINUE *  \end{verbatim}  

IORLW  Inclusive OR literal with W  
Syntax: \([\text{label}]\)  \text{IORLW}  k  
Operands:  \(0 \leq k \leq 255\)  
Operation:  \((W) .OR. (k) \rightarrow (W)\)  
Status Affected: Z  
Encoding: \begingroup \renewcommand{\arraystretch}{1.3} \begin{tabular}{c} 1101 \ kkkk \ kkkk \end{tabular} \endgroup  
Description: The contents of the W register are OR'ed with the eight bit literal 'k'. The result is placed in the W register.  
Words: 1  
Cycles: 1  
Example: IORLW 0x35  

IORWF  Inclusive OR W with f  
Syntax: \([\text{label}]\)  \text{IORWF}  f,d  
Operands:  \(0 \leq f \leq 31\)  
\(d \in [0,1]\)  
Operation:  \((W).OR. (f) \rightarrow (\text{dest})\)  
Status Affected: Z  
Encoding: \begingroup \renewcommand{\arraystretch}{1.3} \begin{tabular}{c} 0001 \ 00df \ ffff \end{tabular} \endgroup  
Description: Inclusive OR the W register with register 'f'. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.  
Words: 1  
Cycles: 1  
Example: IORWF RESULT, 0  

Before Instruction  
\begin{verbatim}  
RESULT = 0x13  
W = 0x91  \end{verbatim}  

After Instruction  
\begin{verbatim}  
RESULT = 0x13  
W = 0x93  
Z = 0  \end{verbatim}
### MOVF
#### Move f

**Syntax:**  
\[ label \]  
MOVF  
\[ f,d \]

**Operands:**
- \(0 \leq f \leq 31\)
- \(d \in \{0,1\}\)

**Operation:**  
\((f) \rightarrow (\text{dest})\)

**Status Affected:**  
\(Z\)

**Encoding:**

| 0010 | 00df | ffff |

**Description:**

The contents of register 'f' is moved to destination 'd'. If 'd' is 0, destination is the W register. If 'd' is 1, the destination is file register 'f'. 'd' is 1 is useful to test a file register since status flag Z is affected.

**Words:** 1

**Cycles:** 1

**Example:**

```assembly
MOVF FSR, 0
```

**After Instruction**

- \(W = \text{value in FSR register}\)

### MOVLW
#### Move Literal to W

**Syntax:**  
\[ label \]  
MOVLW  
\[ k \]

**Operands:**
- \(0 \leq k \leq 255\)

**Operation:**  
\(k \rightarrow (W)\)

**Status Affected:**  
None

**Encoding:**

| 1100 | kkkk | kkkk |

**Description:**

The eight bit literal 'k' is loaded into the W register. The don't cares will assemble as 0s.

**Words:** 1

**Cycles:** 1

**Example:**

```assembly
MOVLW 0x5A
```

**After Instruction**

- \(W = 0x5A\)

### MOVWF
#### Move W to f

**Syntax:**  
\[ label \]  
MOVWF  
\[ f \]

**Operands:**
- \(0 \leq f \leq 31\)

**Operation:**  
\((W) \rightarrow (f)\)

**Status Affected:**  
None

**Encoding:**

| 0000 | 001f | ffff |

**Description:**

Move data from the W register to register 'f'.

**Words:** 1

**Cycles:** 1

**Example:**

```assembly
MOVWF TEMP_REG
```

**Before Instruction**

- TEMP_REG = 0xFF
- W = 0x4F

**After Instruction**

- TEMP_REG = 0x4F
- W = 0x4F

### NOP
#### No Operation

**Syntax:**  
\[ label \]  
NOP

**Operands:**  
None

**Operation:**  
No operation

**Status Affected:**  
None

**Encoding:**

| 0000 | 0000 | 0000 |

**Description:**

No operation.

**Words:** 1

**Cycles:** 1

**Example:**

```assembly
NOP
```
OPTION Load OPTION Register
Syntax: [label] OPTION
Operands: None
Operation: (W) → OPTION
Status Affected: None
Encoding: 0000 0000 0010
Description: The content of the W register is loaded into the OPTION register.
Words: 1
Cycles: 1
Example:

Before Instruction
W = 0x07

After Instruction
OPTION = 0x07

RETLW Return with Literal in W
Syntax: [label] RETLW k
Operands: 0 ≤ k ≤ 255
Operation: k → (W); TOS → PC
Status Affected: None
Encoding: 1000 kkkk kkkk
Description: The W register is loaded with the eight bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two cycle instruction.
Words: 1
Cycles: 2
Example:

CALL TABLE ;W contains table offset
;value.
;
;
;
TABLE ADDWF PC ;W = offset
RETLW k1 ;Begin table
RETLW k2 ;
;
;
;
RETLW kn ; End of table

Before Instruction
W = 0x07

After Instruction
W = value of k8

RLF Rotate Left f through Carry
Syntax: [label] RLF f,d
Operands: 0 ≤ f ≤ 31
d ∈ [0,1]
Operation: See description below
Status Affected: C
Encoding: 0011 01df ffff
Description: The contents of register 'f' are rotated one bit to the left through the Carry Flag. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is stored back in register 'f'.
Words: 1
Cycles: 1
Example: RLF REG1,0

Before Instruction
REG1 = 1110 0110
C = 0

After Instruction
REG1 = 1110 0110
W = 1100 1100
C = 1

RRF Rotate Right f through Carry
Syntax: [label] RRF f,d
Operands: 0 ≤ f ≤ 31
d ∈ [0,1]
Operation: See description below
Status Affected: C
Encoding: 0011 00df ffff
Description: The contents of register 'f' are rotated one bit to the right through the Carry Flag. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.
Words: 1
Cycles: 1
Example: RRF REG1,0

Before Instruction
REG1 = 1110 0110
C = 0

After Instruction
REG1 = 1110 0110
W = 0111 0011
C = 0
### SLEEP

**Enter SLEEP Mode**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] SLEEP</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>1 → TO; 0 → PD</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>TO, PD</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0000 0000 0011</td>
</tr>
<tr>
<td>Description:</td>
<td>Time-out status bit (TO) is set. The power down status bit (PD) is cleared. The processor is put into SLEEP mode with the oscillator stopped. See section on SLEEP for more details.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1</td>
</tr>
<tr>
<td>Example:</td>
<td>SLEEP</td>
</tr>
</tbody>
</table>

### SUBWF

**Subtract W from f**

<table>
<thead>
<tr>
<th>Syntax:</th>
<th>[label] SUBWF f,d</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operands:</td>
<td>0 ≤ f ≤ 31, d ∈ [0,1]</td>
</tr>
<tr>
<td>Operation:</td>
<td>(f) – (W) → (dest)</td>
</tr>
<tr>
<td>Status Affected:</td>
<td>C, DC, Z</td>
</tr>
<tr>
<td>Encoding:</td>
<td>0000 10df ffff</td>
</tr>
<tr>
<td>Description:</td>
<td>Subtract (2's complement method) the W register from register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.</td>
</tr>
<tr>
<td>Words:</td>
<td>1</td>
</tr>
<tr>
<td>Cycles:</td>
<td>1</td>
</tr>
</tbody>
</table>

**Example 1:**

Before Instruction

- REG1 = 3
- W = 2
- C = ?

After Instruction

- REG1 = 1
- W = 2
- C = 1 ; result is positive

**Example 2:**

Before Instruction

- REG1 = 2
- W = 2
- C = ?

After Instruction

- REG1 = 0
- W = 2
- C = 1 ; result is zero

**Example 3:**

Before Instruction

- REG1 = 1
- W = 2
- C = ?

After Instruction

- REG1 = FF
- W = 2
- C = 0 ; result is negative
### SWAPF

**Swap Nibbles in f**

**Syntax:** 
```
[label] SWAPF f,d
```

**Operands:**
- `0 ≤ f ≤ 31`
- `d ∈ [0,1]`

**Operation:**
- `(f<3:0>) → (dest<7:4>)`
- `(f<7:4>) → (dest<3:0>)`

**Status Affected:** None

**Encoding:**
```
0011 10df ffff
```

**Description:** The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0 the result is placed in W register. If 'd' is 1 the result is placed in register 'f'.

**Words:** 1

**Cycles:** 1

**Example**
```
SWAPF REG1, 0
```

Before Instruction
```
REG1 = 0xA5
W = 0x5A
```

After Instruction
```
REG1 = 0xA5
W = 0x5A
```

---

### XORLW

**Exclusive OR literal with W**

**Syntax:**
```
[label] XORLW k
```

**Operands:**
- `0 ≤ k ≤ 255`

**Operation:**
```
(W) XOR k → (W)
```

**Status Affected:** Z

**Encoding:**
```
1111 kkkk kkkk
```

**Description:** The contents of the W register are XOR'ed with the eight bit literal 'k'. The result is placed in the W register.

**Words:** 1

**Cycles:** 1

**Example**
```
XORLW 0xAF
```

Before Instruction
```
W = 0xB5
```

After Instruction
```
W = 0x1A
```

---

### XORWF

**Exclusive OR W with f**

**Syntax:**
```
[label] XORWF f,d
```

**Operands:**
- `0 ≤ f ≤ 31`
- `d ∈ [0,1]`

**Operation:**
```
(W) XOR (f) → (dest)
```

**Status Affected:** Z

**Encoding:**
```
0001 10df ffff
```

**Description:** Exclusive OR the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'.

**Words:** 1

**Cycles:** 1

**Example**
```
XORWF REG, 1
```

Before Instruction
```
REG = 0xAF
W = 0xB5
```

After Instruction
```
REG = 0x1A
W = 0xB5
```

---

### TRIS

**Load TRIS Register**

**Syntax:**
```
[label] TRIS f
```

**Operands:**
- `f = 5, 6 or 7`

**Operation:**
```
(W) → TRIS register f
```

**Status Affected:** None

**Encoding:**
```
0000 0000 0fff
```

**Description:** TRIS register 'f' (f = 5, 6, or 7) is loaded with the contents of the W register.

**Words:** 1

**Cycles:** 1

**Example**
```
TRIS PORTA
```

Before Instruction
```
W = 0xA5
```

After Instruction
```
TRISA = 0xA5
```
9.0 DEVELOPMENT SUPPORT

9.1 Development Tools

The PIC16/17 microcontrollers are supported with a full range of hardware and software development tools:
• PICMASTER™ Real-Time In-Circuit Emulator
• PRO MATE™ Universal Programmer
• PICSTART™ Low-Cost Prototype Programmer
• PICDEM-1 Low-Cost Demonstration Board
• PICDEM-2 Low-Cost Demonstration Board
• MPASM Assembler
• MPSIM Software Simulator
• C Compiler (MP-C)
• Fuzzy logic development system (fuzzyTECH®–MP)

9.2 PICMASTER High Performance Universal In-Circuit Emulator with MPLAB IDE

The PICMASTER Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for all microcontrollers in the PIC16C5X, PIC16CXX and PIC17CXX families. PICMASTER is supplied with the MPLAB™ Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment. A PICMASTER System configuration is shown in Figure 9-1.

Interchangeable target probes allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the PICMASTER allows expansion to support all new PIC16C5X, PIC16CXX and PIC17CXX microcontrollers.

The PICMASTER Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and better) machine platform and Microsoft® Windows® 3.x environment was chosen to best make these features available to you, the end user.

The PICMASTER Universal Emulator System consists primarily of four major components:
• Host-Interface Card
• Emulator Control Pod
• Target-Specific Emulator Probe
• PC-Host Emulation Control Software

The Windows operating system allows the developer to take full advantage of the many powerful features and functions of the PICMASTER system.

PICMASTER emulation can operate in one window, while a text editor is running in a second window.

PC-Host Emulation Control software takes full advantage of Dynamic Data Exchange (DDE), a feature of Windows. DDE allows data to be dynamically transferred between two or more Windows programs. With this feature, data collected with PICMASTER can be automatically transferred to a spreadsheet or database program for further analysis.

Under Windows, as many as four PICMASTER emulators can be run simultaneously from the same PC making development of multi-microcontroller systems possible (e.g., a system containing a PIC16CXX processor and a PIC17CXX processor).

The PICMASTER probes specifications are shown in Table 9-1.

---

**FIGURE 9-1: PICMASTER SYSTEM CONFIGURATION**

![Diagram of PICMASTER System Configuration]

- Common Interface Card
- PC Compatible Computer
- In-Line Power Supply (Optional)
- Power Switch
- Power Connector
- PC-Interface
- PICMASTER Emulator Pod
- Interchangeable Emulator Probe
- Logic Probes
- Windows 3.x
- 5 VDC
- 90 - 250 VAC

© 1995 Microchip Technology Inc. Advance Information DS30254B-page 45
### TABLE 9-1: PICMASTER PROBE SPECIFICATION

<table>
<thead>
<tr>
<th>Devices</th>
<th>PICMASTER PROBE</th>
<th>PROBE</th>
<th>Maximum Frequency</th>
<th>Operating Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C52</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>4 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C54</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C54A</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54A</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR54B</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C55</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR55</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C56</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR56</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C57</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR57A</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR57B</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C58A</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR58A</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR58B</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C61</td>
<td>PROBE-16G</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C62</td>
<td>PROBE-16E</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C62A</td>
<td>PROBE-16E</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16CR62</td>
<td>PROBE-16E</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C63</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C64</td>
<td>PROBE-16E</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C64A</td>
<td>PROBE-16E</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
</tbody>
</table>

### TABLE 9-1: PICMASTER PROBE SPECIFICATION (CON’T)

<table>
<thead>
<tr>
<th>Devices</th>
<th>PICMASTER PROBE</th>
<th>PROBE</th>
<th>Maximum Frequency</th>
<th>Operating Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16CR54</td>
<td>PROBE-16D</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C65</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C65A</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C620</td>
<td>PROBE-16H</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C621</td>
<td>PROBE-16H</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C622</td>
<td>PROBE-16H</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C70</td>
<td>PROBE-16B</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C71</td>
<td>PROBE-16B</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C71A</td>
<td>PROBE-16B</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C72</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C73</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C73A</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C74</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C74A</td>
<td>PROBE-16F</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C83</td>
<td>PROBE-16C</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC16C84</td>
<td>PROBE-16C</td>
<td>PROBE</td>
<td>10 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC17C42</td>
<td>PROBE-17B</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC17C43</td>
<td>PROBE-17B</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
<tr>
<td>PIC17C44</td>
<td>PROBE-17B</td>
<td>PROBE</td>
<td>20 MHz</td>
<td>4.5V - 5.5V</td>
</tr>
</tbody>
</table>

**Note 1:** This PICMASTER probe can be used to functionally emulate the device listed in the previous column. Contact your Microchip sales office for details.
9.3 PRO MATE Universal Programmer

The PRO MATE Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode.

The PRO MATE has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode the PRO MATE can read, verify or program PIC16C5X, PIC16CXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode.

In PC-hosted mode, the PRO MATE connects to the PC via one of the COM (RS-232) ports. PC based user-interface software makes using the programmer simple and efficient. The user interface is full-screen and menu-based. Full screen display and editing of data, easy selection of bit configuration and part type, easy selection of VDD min, VDD max and VPP levels, load and store to and from disk files (Intel® hex format) are some of the features of the software. Essential commands such as read, verify, program and blank check can be issued from the screen. Additionally, serial programming support is possible where each part is programmed with a different serial number, sequential or random.

The PRO MATE has a modular “programming socket module”. Different socket modules are required for different processor types and/or package types.

PRO MATE supports all PIC16C5X, PIC16CXX and PIC17CXX processors.

9.4 PICSTART Low-Cost Development System

The PICSTART programmer is an easy to use, very low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. A PC-based user interface software makes using the programmer simple and efficient. The user interface is full-screen and menu-based. PICSTART is not recommended for production programming.

9.5 PICDEM-1 Low-Cost PIC16/17 Demonstration Board

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C52 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE or PICSTART-16B programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

9.6 PICDEM-2 Low-Cost PIC16CXX Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE programmer or PICSTART-16C, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I²C bus and separate headers for connection to an LCD module and a keypad.
9.7 MPLAB Integrated Development Environment Software

The MPLAB Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains:

- A full featured editor
- Three operating modes
  - editor
  - emulator
  - simulator (available soon)
- A project manager
- Customizable tool bar and key mapping
- A status bar with project information
- Extensive on-line help

MPLAB allows you to:

- edit your source files (either assembly or "C")
- one touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information)
- debug using:
  - source files
  - absolute listing file
- transfer data dynamically via DDE (soon to be replaced by OLE)
- run up to four emulators on the same PC

The ability to use MPLAB with Microchip's simulator (available soon) allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools.

9.8 MPASM Assembler

The MPASM Cross Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC16C5X, PIC16CXX, and PIC17CXX families.

MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers.

MPASM allows full symbolic debugging from the Microchip Universal Emulator System (PICMASTER).

MPASM has the following features to assist in developing software for specific use applications.

- Provides translation of Assembler source code to object code for all Microchip microcontrollers.
- Macro assembly capability
- Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems.
- Supports Hex (default), Decimal and Octal source and listing formats.

MPASM provides a rich directive language to support programming of the PIC16/17. Directives are helpful in making the development of your assemble source code shorter and more maintainable.

- **Data Directives** are those that control the allocation of memory and provide a way to refer to data items symbolically (i.e., by meaningful names).
- **Control Directives** control the MPASM listing display. They allow the specification of titles and sub-titles, page ejects and other listing control. This eases the readability of the printed output file.
- **Conditional Directives** permit sections of conditionally assembled code. This is most useful where additional functionality may wished to be added depending on the product (less functionality for the low end product, then for the high end product). Also this is very helpful in the debugging of a program.
- **Macro Directives** control the execution and data allocation within macro body definitions. This makes very simple the re-use of functions in a program as well as between programs.
9.9 MPSIM Software Simulator

The MPSIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PIC16/17 series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPSIM fully supports symbolic debugging using MP-C and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool.

9.10 MP-C C Compiler

The MP-C Code Development System is a complete 'C' compiler and integrated development environment for Microchip's PIC16/17 family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compiler provides symbol information that is compatible with the PICMASTER Universal Emulator memory display (PICMASTER emulator software versions 1.13 and later).

The MP-C Code Development System is supplied directly by Byte Craft Limited of Waterloo, Ontario, Canada. If you have any questions, please contact your regional Microchip FAE or Microchip technical support personnel at (602) 786-7627.

9.11 fuzzyTECH-MP Fuzzy Logic Development System

fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, edition for implementing more complex systems.

Both versions include Microchip’s fuzzyLAB™ demonstration board for hands-on experience with fuzzy logic systems implementation.

9.12 Development Systems

For convenience, the development tools are packaged into comprehensive systems as listed in Table 9-2.

<table>
<thead>
<tr>
<th>Item</th>
<th>Name</th>
<th>System Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>PICMASTER System</td>
<td>PICMASTER In-Circuit Emulator, PRO MATE Programmer, Assembler, Software Simulator, Samples and your choice of Target Probe.</td>
</tr>
<tr>
<td>2.</td>
<td>PICSTART System</td>
<td>PICSTART Low-Cost Prototype Programmer, Assembler, Software Simulator and Samples.</td>
</tr>
<tr>
<td>3.</td>
<td>PRO MATE System</td>
<td>PRO MATE Universal Programmer, full featured stand-alone or PC-hosted programmer, Assembler, Simulator</td>
</tr>
</tbody>
</table>
10.0 ELECTRICAL CHARACTERISTICS

Absolute Maximum Ratings†

Ambient Temperature under bias ................................................................. –55°C to +125°C
Storage Temperature ........................................................................................ –65°C to +150°C
Voltage on VDD with respect to Vss ............................................................... 0 V to +7.5 V
Voltage on MCLR with respect to Vss(2) ...................................................... 0 V to +14 V
Voltage on all other pins with respect to Vss ............................................... –0.6 V to (VDD + 0.6 V)
Total Power Dissipation(1) ........................................................................... 800 mW
Max. Current out of Vss pin ....................................................................... 150 mA
Max. Current into VDD pin ................................................................. –50 mA
Max. Current into an input pin (T0CKI only) ............................................. ±500 μA
Input Clamp Current, Iik (VI < 0 or VI > VDD) ......................................... ±20 mA
Output Clamp Current, Iok (V0 < 0 or V0 > VDD) ....................................... ±20 mA
Max. Output Current sunk by any I/O pin ................................................... 10 mA
Max. Output Current sourced by any I/O pin ............................................. 10 mA
Max. Output Current sourced by a single I/O port (PORTA, B or C) ........... 10 mA
Max. Output Current sunk by a single I/O port (PORTA, B or C) ............... 10 mA

Note 1: Power Dissipation is calculated as follows: 

\[ P_{dis} = VDD \times (I_{DD} - \sum I_{OH}) + \sum (VDD - V_{OH}) \times I_{OH} + \sum (V_{OL} \times I_{OL}) \]

Note 2: Voltage spikes below VSS at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50 to 100 Ω should be used when applying a “low” level to the MCLR pin rather than pulling this pin directly to VSS.

†NOTICE: Stresses above those listed under “Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
10.1 DC Characteristics: PIC16C52-04 (Commercial)
PIC16C52-I04 (Industrial)

<table>
<thead>
<tr>
<th>DC Characteristics</th>
<th>Standard Operating Conditions (unless otherwise specified)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply Pins</td>
<td>Operating Temperature: 0°C ≤ TA ≤ +70°C (commercial)</td>
</tr>
<tr>
<td></td>
<td>–40°C ≤ TA ≤ +85°C (industrial)</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>Characteristic</td>
<td>Sym</td>
</tr>
<tr>
<td>---------------------</td>
<td>-----</td>
</tr>
<tr>
<td>Supply Voltage</td>
<td>VDD</td>
</tr>
<tr>
<td>RAM Data Retention Voltage(2)</td>
<td>VDR</td>
</tr>
<tr>
<td>Supply Current(3,4)</td>
<td>IDD</td>
</tr>
<tr>
<td>Power Down Current(5)</td>
<td>IPD</td>
</tr>
<tr>
<td></td>
<td>Commercial</td>
</tr>
<tr>
<td></td>
<td>Industrial</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.

   a) The test conditions for all IDD measurements in active operation mode are:
   - OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to VSS; T0CKI = VDD; MCLR = VDD.
   - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For RC option, does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kΩ.

5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
### 10.2 DC Characteristics: PIC16C52-04 (Commercial)  
PIC16C52-I04 (Industrial)

#### DC Characteristics
- **All Pins Except Power Supply Pins**

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Sym</th>
<th>Min</th>
<th>Typ(^{(1)})</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Input Low Voltage</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I/O ports</td>
<td>(V_{IL})</td>
<td>(V_{SS})</td>
<td>0.2 (V_{DD})</td>
<td>V</td>
<td></td>
<td>Pin at hi-impedance</td>
</tr>
<tr>
<td>MCLR (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>T0CKI (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OSC1 (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Input High Voltage</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I/O ports</td>
<td>(V_{IH})</td>
<td>0.45 (V_{DD})</td>
<td>(V_{DD})</td>
<td>V</td>
<td></td>
<td>For all (V_{DD})(^{(5)})</td>
</tr>
<tr>
<td>MCLR (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>T0CKI (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OSC1 (Schmitt Trigger)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Hysteresis of Schmitt Trigger inputs</strong></td>
<td>(V_{HYS})</td>
<td>0.15 (V_{DD})*</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Input Leakage Current(^{(2,3)})</strong></td>
<td>(I_{IL})</td>
<td>–1</td>
<td>0.5</td>
<td>+1 (\mu A)</td>
<td>(V_{SS}) (\leq V_{PIN} \leq V_{DD}), Pin at hi-impedance</td>
<td></td>
</tr>
<tr>
<td>MCLR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{SS})</td>
<td>(V_{PIN} = V_{SS} + 0.25 V)</td>
</tr>
<tr>
<td>T0CKI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{SS})</td>
<td>(V_{PIN} = V_{DD})</td>
</tr>
<tr>
<td>OSC1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{SS})</td>
<td>(V_{SS} \leq V_{PIN} \leq V_{DD})</td>
</tr>
<tr>
<td><strong>Output Low Voltage</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{OL})</td>
<td>(I_{OL} = 2.0 mA, V_{DD} = 4.5 V)</td>
</tr>
<tr>
<td>I/O ports</td>
<td>(V_{OL})</td>
<td>0.6</td>
<td>V</td>
<td></td>
<td></td>
<td>IOL = 2.0 mA, (V_{DD} = 4.5 V), RC option</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{OL})</td>
<td>(I_{OL} = 1.6 mA, V_{DD} = 4.5 V, RC option)</td>
</tr>
<tr>
<td><strong>Output High Voltage</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{OH})</td>
<td>(I_{OH} = -2.0 mA, V_{DD} = 4.5 V)</td>
</tr>
<tr>
<td>I/O ports</td>
<td>(V_{OH})</td>
<td>(V_{DD} - 0.7)</td>
<td>V</td>
<td></td>
<td></td>
<td>IOH = (-2.0 mA, V_{DD} = 4.5 V, RC option)</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>(V_{OH})</td>
<td>(V_{DD} - 0.7)</td>
</tr>
</tbody>
</table>

\* These parameters are characterized but not tested.

**Note:**
1. Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
2. The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
3. Negative current is defined as coming out of the pin.
4. For RC option, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C52 be driven with external clock in RC mode.
5. The user may use the better of the two specifications.
10.3 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created following one of the following formats:

1. TppS2ppS
2. TppS

<table>
<thead>
<tr>
<th>T</th>
<th>Frequency</th>
<th>T</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>F</td>
<td></td>
<td>T</td>
<td></td>
</tr>
</tbody>
</table>

Lowercase subscripts (pp) and their meanings:

<table>
<thead>
<tr>
<th>pp</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>to</td>
</tr>
<tr>
<td>ck</td>
<td>CLKOUT</td>
</tr>
<tr>
<td>cy</td>
<td>cycle time</td>
</tr>
<tr>
<td>drt</td>
<td>device reset timer</td>
</tr>
<tr>
<td>io</td>
<td>I/O port</td>
</tr>
<tr>
<td>mc</td>
<td>MCLR</td>
</tr>
<tr>
<td>osc</td>
<td>oscillator</td>
</tr>
<tr>
<td>os</td>
<td>OSC1</td>
</tr>
<tr>
<td>t0</td>
<td>T0CKI</td>
</tr>
</tbody>
</table>

Uppercase letters and their meanings:

<table>
<thead>
<tr>
<th>S</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>F</td>
<td>Fall</td>
</tr>
<tr>
<td>H</td>
<td>High</td>
</tr>
<tr>
<td>I</td>
<td>Invalid (Hi-impedance)</td>
</tr>
<tr>
<td>L</td>
<td>Low</td>
</tr>
<tr>
<td>P</td>
<td>Period</td>
</tr>
<tr>
<td>R</td>
<td>Rise</td>
</tr>
<tr>
<td>V</td>
<td>Valid</td>
</tr>
<tr>
<td>Z</td>
<td>Hi-impedance</td>
</tr>
</tbody>
</table>

**FIGURE 10-1: LOAD CONDITIONS - PIC16C52**

Pin **Vss**

CL = 50 pF for all pins except OSC2

15 pF for OSC2 in XT mode when external clock is used to drive OSC1
10.4 Timing Diagrams and Specifications

FIGURE 10-2: EXTERNAL CLOCK TIMING - PIC16C52

![Timing Diagram]

TABLE 10-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C52

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ(^{(1)})</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fosc</td>
<td>DC</td>
<td>External CLKIN Frequency(^{(2)})</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>RC osc mode</td>
</tr>
<tr>
<td></td>
<td>DC</td>
<td>Oscillator Frequency(^{(2)})</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>RC osc mode</td>
</tr>
<tr>
<td></td>
<td>0.1</td>
<td>Oscillator Frequency(^{(2)})</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>MHz</td>
<td>XT osc mode</td>
</tr>
<tr>
<td>1</td>
<td>Tosc</td>
<td>External CLKIN Period(^{(2)})</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>RC osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Oscillator Period(^{(2)})</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT osc mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Instruction Cycle Time(^{(3)})</td>
<td>4/Fosc</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>2</td>
<td>TosL, TosH</td>
<td>Clock in (OSC1) Low or High Time</td>
<td>50*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>XT oscillator</td>
</tr>
<tr>
<td>3</td>
<td>TosR, TosF</td>
<td>Clock in (OSC1) Rise or Fall Time</td>
<td>—</td>
<td>—</td>
<td>25*</td>
<td>ns</td>
<td>XT oscillator</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.

When an external clock input is used, the “max” cycle time limit is “DC” (no clock) for all devices.

3: Instruction cycle period (Tcy) equals four times the input oscillator time base period.
TABLE 10-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C52

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ (1)</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>T0sH2ckL</td>
<td>OSC1↑ to CLKOUT↓ (2)</td>
<td>—</td>
<td>15</td>
<td>30**</td>
<td>ns</td>
</tr>
<tr>
<td>11</td>
<td>T0sH2ckH</td>
<td>OSC1↑ to CLKOUT↑ (2)</td>
<td>—</td>
<td>15</td>
<td>30**</td>
<td>ns</td>
</tr>
<tr>
<td>12</td>
<td>TckR</td>
<td>CLKOUT rise time (2)</td>
<td>—</td>
<td>5</td>
<td>15**</td>
<td>ns</td>
</tr>
<tr>
<td>13</td>
<td>TckF</td>
<td>CLKOUT fall time (2)</td>
<td>—</td>
<td>5</td>
<td>15**</td>
<td>ns</td>
</tr>
<tr>
<td>14</td>
<td>TckL2ioV</td>
<td>CLKOUT↑ to Port out valid (2)</td>
<td>—</td>
<td>—</td>
<td>40**</td>
<td>ns</td>
</tr>
<tr>
<td>15</td>
<td>TioV2ckH</td>
<td>Port in valid before CLKOUT↑ (2)</td>
<td>0.25 TCY+30*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>16</td>
<td>TckH2ioI</td>
<td>Port in hold after CLKOUT↑ (2)</td>
<td>0*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>17</td>
<td>T0sH2ioV</td>
<td>OSC1↑ (Q1 cycle) to Port out valid (3)</td>
<td>—</td>
<td>—</td>
<td>100*</td>
<td>ns</td>
</tr>
<tr>
<td>18</td>
<td>T0sH2ioI</td>
<td>OSC1↑ (Q2 cycle) to Port input invalid (I/O in hold time)</td>
<td>TBD</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>19</td>
<td>TioV2osH</td>
<td>Port input valid to OSC1↑ (I/O in setup time)</td>
<td>TBD</td>
<td>—</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>20</td>
<td>TioR</td>
<td>Port output rise time (3)</td>
<td>—</td>
<td>10</td>
<td>25**</td>
<td>ns</td>
</tr>
<tr>
<td>21</td>
<td>TioF</td>
<td>Port output fall time (3)</td>
<td>—</td>
<td>10</td>
<td>25**</td>
<td>ns</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.
** These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
2: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.
3: See Figure 10-1 for loading conditions.
FIGURE 10-4: RESET AND DEVICE RESET TIMER TIMING - PIC16C52

Note 1: I/O pins must be taken out of hi-impedance mode by enabling the output drivers in software.

TABLE 10-3: RESET AND DEVICE RESET TIMER - PIC16C52

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ (1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>TmCL</td>
<td>MCLR Pulse Width (low)</td>
<td>100*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>VDD = 5 V</td>
</tr>
<tr>
<td>32</td>
<td>TDRT</td>
<td>Device Reset Timer Period</td>
<td>9*</td>
<td>18*</td>
<td>30*</td>
<td>ms</td>
<td>VDD = 5 V (Commercial)</td>
</tr>
<tr>
<td>34</td>
<td>TioZ</td>
<td>I/O Hi-impedance from MCLR Low</td>
<td>—</td>
<td>—</td>
<td>100*</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

AC Characteristics
Standard Operating Conditions (unless otherwise specified)
Operating Temperature: 0°C ≤ TA ≤ +70°C (commercial),
-40°C ≤ TA ≤ +85°C (industrial),
Operating Voltage VDD range is described in Section 10.1.
**TABLE 10-4: TIMER0 CLOCK REQUIREMENTS - PIC16C52**

<table>
<thead>
<tr>
<th>Parameter No.</th>
<th>Sym</th>
<th>Characteristic</th>
<th>Min</th>
<th>Typ(1)</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>T0H</td>
<td>T0CKI High Pulse Width - No Prescaler</td>
<td>0.5 T CY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>- With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>T0L</td>
<td>T0CKI Low Pulse Width - No Prescaler</td>
<td>0.5 T CY + 20*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>- With Prescaler</td>
<td>10*</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>T0P</td>
<td>T0CKI Period</td>
<td>20 or T CY + 40* N</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>Whichever is greater. N = Prescale Value (1, 2, 4, ..., 256)</td>
</tr>
</tbody>
</table>

* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
11.0 DC AND AC CHARACTERISTICS

The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g., outside specified \( V_{DD} \) range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. “Typical” represents the mean of the distribution while “max” or “min” represents \((\text{mean} + 3\sigma)\) and \((\text{mean} – 3\sigma)\) respectively, where \(\sigma\) is standard deviation.

**FIGURE 11-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE**

![Diagram showing typical RC oscillator frequency variation with temperature.]

**TABLE 11-1: RC OSCILLATOR FREQUENCIES**

<table>
<thead>
<tr>
<th>Cext</th>
<th>Rext</th>
<th>Average Fosc @ 5 V, 25°C</th>
</tr>
</thead>
<tbody>
<tr>
<td>20 pF</td>
<td>3.3 k</td>
<td>4.973 MHz</td>
</tr>
<tr>
<td></td>
<td>5 k</td>
<td>3.82 MHz</td>
</tr>
<tr>
<td></td>
<td>10 k</td>
<td>2.22 MHz</td>
</tr>
<tr>
<td></td>
<td>100 k</td>
<td>262.15 kHz</td>
</tr>
<tr>
<td>100 pF</td>
<td>3.3 k</td>
<td>1.63 MHz</td>
</tr>
<tr>
<td></td>
<td>5 k</td>
<td>1.19 MHz</td>
</tr>
<tr>
<td></td>
<td>10 k</td>
<td>684.64 kHz</td>
</tr>
<tr>
<td></td>
<td>100 k</td>
<td>71.56 kHz</td>
</tr>
<tr>
<td>300 pF</td>
<td>3.3 k</td>
<td>660 kHz</td>
</tr>
<tr>
<td></td>
<td>5.0 k</td>
<td>484.1 kHz</td>
</tr>
<tr>
<td></td>
<td>10 k</td>
<td>267.63 kHz</td>
</tr>
<tr>
<td></td>
<td>160 k</td>
<td>29.44 kHz</td>
</tr>
</tbody>
</table>

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is \(\pm 3\) standard deviation from average value for \(V_{DD} = 5\) V.
FIGURE 11-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 20PF

FIGURE 11-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 100 PF

FIGURE 11-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 300 PF

Measured on DIP Packages, T = 25°C
FIGURE 11-5: TYPICAL IPD vs. VDD

FIGURE 11-6: MAXIMUM IPD vs. VDD
FIGURE 11-7: \( V_{TH} \) (INPUT THRESHOLD VOLTAGE) OF I/O PINS vs. \( V_{DD} \)

![Graph showing the relationship between \( V_{TH} \) and \( V_{DD} \) for PIC16C52.](image)

Note: These input pins have Schmitt Trigger input buffers.

FIGURE 11-8: \( V_{IH} \), \( V_{IL} \) OF MCLR, T0CKI AND OSC1 (IN RC MODE) vs. \( V_{DD} \)

![Graph showing the relationship between \( V_{IH}, V_{IL} \) and \( V_{DD} \) for PIC16C52.](image)

FIGURE 11-9: \( V_{TH} \) (INPUT THRESHOLD VOLTAGE) OF OSC1 INPUT (IN XT, HS, AND LP MODES) vs. \( V_{DD} \)

![Graph showing the relationship between \( V_{TH} \) and \( V_{DD} \) for PIC16C52.](image)
FIGURE 11-10: TYPICAL IDD vs. FREQUENCY (EXTERNAL CLOCK, 25°C)

FIGURE 11-11: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK, −40°C TO +85°C)
FIGURE 11-12: MAXIMUM IDD vs. FREQUENCY (EXTERNAL CLOCK –55°C TO +125°C)

FIGURE 11-13: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD

TABLE 11-2: INPUT CAPACITANCE FOR PIC16C52

<table>
<thead>
<tr>
<th>Pin</th>
<th>Typical Capacitance (pF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>18L PDIP</td>
<td>18L SOIC</td>
</tr>
<tr>
<td>RA port</td>
<td>5.0</td>
</tr>
<tr>
<td>RB port</td>
<td>5.0</td>
</tr>
<tr>
<td>MCLR</td>
<td>17.0</td>
</tr>
<tr>
<td>OSC1</td>
<td>4.0</td>
</tr>
<tr>
<td>OSC2/CLKOUT</td>
<td>4.3</td>
</tr>
<tr>
<td>T0CKI</td>
<td>3.2</td>
</tr>
</tbody>
</table>

All capacitance values are typical at 25°C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.
Figure 11-14: $I_{OH}$ vs. $V_{OH}$, $V_{DD} = 3\, V$

Figure 11-15: $I_{OH}$ vs. $V_{OH}$, $V_{DD} = 5\, V$

Figure 11-16: $I_{OL}$ vs. $V_{OL}$, $V_{DD} = 3\, V$

Figure 11-17: $I_{OL}$ vs. $V_{OL}$, $V_{DD} = 5\, V$
12.0 PACKAGING INFORMATION

12.1 Package Marking Information

Legend:
- MM...M  Microchip part number information
- XX...X  Customer specific information*
- AA  Year code (last two digits of calendar year)
- BB  Week code (week of January 1 is week '01')
- C Facility code of the plant at which wafer is manufactured
  C = Chandler, Arizona, U.S.A.,
  S = Tempe, Arizona, U.S.A.
- D  Mask revision number
- E  Assembly code of the plant or country of origin in which part was assembled

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.
## 12.2 18-Lead Plastic Dual In-Line (PDIP) - 300 mil

![Diagram of 18-Lead Plastic Dual In-Line (PDIP) - 300 mil Package](image)

### Package Group: Plastic Dual In-Line (PLA)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Notes</th>
<th>Inches</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>a</td>
<td>0° - 10°</td>
<td></td>
<td>0° - 10°</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>–</td>
<td>4.064</td>
<td>–</td>
<td>0.160</td>
</tr>
<tr>
<td>A1</td>
<td>0.381</td>
<td>–</td>
<td>0.015</td>
<td>–</td>
</tr>
<tr>
<td>A2</td>
<td>3.048</td>
<td>3.810</td>
<td>0.120</td>
<td>0.150</td>
</tr>
<tr>
<td>B</td>
<td>0.355</td>
<td>0.559</td>
<td>0.014</td>
<td>0.022</td>
</tr>
<tr>
<td>B1</td>
<td>1.524</td>
<td>1.524</td>
<td>Reference</td>
<td>0.060</td>
</tr>
<tr>
<td>C</td>
<td>0.203</td>
<td>0.381</td>
<td>Typical</td>
<td>0.008</td>
</tr>
<tr>
<td>D</td>
<td>22.479</td>
<td>23.495</td>
<td>0.885</td>
<td>0.925</td>
</tr>
<tr>
<td>D1</td>
<td>20.320</td>
<td>20.320</td>
<td>Reference</td>
<td>0.800</td>
</tr>
<tr>
<td>E</td>
<td>7.620</td>
<td>8.255</td>
<td>0.300</td>
<td>0.325</td>
</tr>
<tr>
<td>E1</td>
<td>6.096</td>
<td>7.112</td>
<td>0.240</td>
<td>0.280</td>
</tr>
<tr>
<td>e1</td>
<td>2.489</td>
<td>2.591</td>
<td>Typical</td>
<td>0.098</td>
</tr>
<tr>
<td>eA</td>
<td>7.620</td>
<td>7.620</td>
<td>Reference</td>
<td>0.300</td>
</tr>
<tr>
<td>eB</td>
<td>7.874</td>
<td>9.906</td>
<td>0.310</td>
<td>0.390</td>
</tr>
<tr>
<td>L</td>
<td>3.048</td>
<td>3.556</td>
<td>0.120</td>
<td>0.140</td>
</tr>
<tr>
<td>N</td>
<td>18</td>
<td>18</td>
<td></td>
<td>18</td>
</tr>
<tr>
<td>S</td>
<td>0.889</td>
<td>–</td>
<td>0.035</td>
<td>–</td>
</tr>
<tr>
<td>S1</td>
<td>0.127</td>
<td>–</td>
<td>0.005</td>
<td>–</td>
</tr>
</tbody>
</table>
12.3  18-Lead Plastic Surface Mount (SOIC) - 300 mil

### Package Group: Plastic SOIC (SO)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Max</td>
</tr>
<tr>
<td>α</td>
<td>0°</td>
<td>8°</td>
</tr>
<tr>
<td>A</td>
<td>2.362</td>
<td>2.642</td>
</tr>
<tr>
<td>A1</td>
<td>0.101</td>
<td>0.300</td>
</tr>
<tr>
<td>B</td>
<td>0.355</td>
<td>0.483</td>
</tr>
<tr>
<td>C</td>
<td>0.241</td>
<td>0.318</td>
</tr>
<tr>
<td>D</td>
<td>11.353</td>
<td>11.735</td>
</tr>
<tr>
<td>E</td>
<td>7.416</td>
<td>7.595</td>
</tr>
<tr>
<td>e</td>
<td>1.270</td>
<td>1.270</td>
</tr>
<tr>
<td>H</td>
<td>10.007</td>
<td>10.643</td>
</tr>
<tr>
<td>h</td>
<td>0.381</td>
<td>0.762</td>
</tr>
<tr>
<td>L</td>
<td>0.406</td>
<td>1.143</td>
</tr>
<tr>
<td>N</td>
<td>18</td>
<td>18</td>
</tr>
<tr>
<td>CP</td>
<td>–</td>
<td>0.102</td>
</tr>
</tbody>
</table>
APPENDIX A: COMPATIBILITY

To convert code written for PIC16CXX to PIC16C5X, the user should take the following steps:

1. Check any CALL, GOTO or instructions that modify the PC to determine if any program memory page select operations (PA2, PA1, PA0 bits) need to be made.

2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.

3. Eliminate any special function register page switching. Redefine data variables to reallocate them.

4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.

5. Change reset vector to proper value for processor used.

6. Remove any use of the ADDLW and SUBLW instructions.

7. Rewrite any code segments that use interrupts.

APPENDIX B: WHAT'S NEW

This is the first version of the PIC16C52 data sheet. It is based on the PIC16C5X data sheet.
## APPENDIX C: PIC16/17 MICROCONTROLLERS

### TABLE C-1: PIC16C5X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>Device</th>
<th>Program Memory (words)</th>
<th>RAM Data Memory (bytes)</th>
<th>Peripheral Features</th>
<th>Voltage Range (Volts)</th>
<th>Number of Instructions</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C52</td>
<td>4</td>
<td>25</td>
<td></td>
<td>3.0-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C54</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C56A</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C56B</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C58A</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C58B</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C59A</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
<tr>
<td>PIC16C59B</td>
<td>20</td>
<td>20</td>
<td></td>
<td>2.5-6.25</td>
<td>12</td>
<td>33</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-On Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability (except PIC16C52).

**Note 1:** Please contact your local sales office for availability of these devices.

**Note 2:** Not recommended for new designs.
### TABLE C-2: PIC16C62X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>PIC16C620</th>
<th>20</th>
<th>512</th>
<th>80</th>
<th>TMR0</th>
<th>2</th>
<th>Yes</th>
<th>4</th>
<th>13</th>
<th>3.0-6.0</th>
<th>Yes</th>
<th>Yes</th>
<th>18-pin DIP, SOIC; 20-pin SSOP</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C621</td>
<td>20</td>
<td>1K</td>
<td>80</td>
<td>TMR0</td>
<td>2</td>
<td>Yes</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
<tr>
<td>PIC16C622</td>
<td>20</td>
<td>2K</td>
<td>128</td>
<td>TMR0</td>
<td>2</td>
<td>Yes</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>Yes</td>
<td>18-pin DIP, SOIC; 20-pin SSOP</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.

All PIC16CXX Family devices use serial programming with clock pin RB6 and data pin RB7.
| PIC16C61 | 20 | 1K | — | 36 | TMR0 | — | — | — | 3 | 13 | 3.0-6.0 | Yes | — | 18-pin DIP, SOIC |
| PIC16C62 | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | — | 7 | 22 | 3.0-6.0 | Yes | — | 28-pin SDIP, SOIC, SSOP |
| PIC16C62A(1) | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | — | 7 | 22 | 3.0-6.0 | Yes | Yes | 28-pin SDIP, SOIC, SSOP |
| PIC16CR62(1) | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | — | 7 | 22 | 3.0-6.0 | Yes | Yes | 28-pin SDIP, SOIC, SSOP |
| PIC16C63(1) | 20 | 4K | — | 192 | TMR0, TMR1, TMR2 | 2 | SPI/IC, USART | — | 10 | 22 | 3.0-6.0 | Yes | Yes | 28-pin SDIP, SOIC |
| PIC16C64 | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | Yes | 8 | 33 | 3.0-6.0 | Yes | — | 40-pin DIP; 44-pin PLCC, MQFP |
| PIC16C64A(1) | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | Yes | 8 | 33 | 3.0-6.0 | Yes | Yes | 40-pin DIP; 44-pin PLCC, MQFP, TQFP |
| PIC16CR64(1) | 20 | 2K | — | 128 | TMR0, TMR1, TMR2 | 1 | SPI/IC | Yes | 8 | 33 | 3.0-6.0 | Yes | Yes | 40-pin DIP; 44-pin PLCC, MQFP |
| PIC16C65 | 20 | 4K | — | 192 | TMR0, TMR1, TMR2 | 2 | SPI/IC, USART | Yes | 11 | 33 | 3.0-6.0 | Yes | — | 40-pin DIP; 44-pin PLCC, MQFP |
| PIC16C65A(1) | 20 | 4K | — | 192 | TMR0, TMR1, TMR2 | 2 | SPI/IC, USART | Yes | 11 | 33 | 3.0-6.0 | Yes | Yes | 40-pin DIP; 44-pin PLCC, MQFP, TQFP |

All PIC16C6X FAMILY OF DEVICES have Power-on Reset, selectable Watchdog Timer, selectable code protect, and high I/O current capability. All PIC16CXX family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
## TABLE C-4: PIC16C7X FAMILY OF DEVICES

<table>
<thead>
<tr>
<th>PIC16C70</th>
<th>20</th>
<th>512</th>
<th>36</th>
<th>TMR0</th>
<th>—</th>
<th>—</th>
<th>—</th>
<th>4</th>
<th>13</th>
<th>3.0-6.0</th>
<th>Yes</th>
<th>Yes</th>
<th>18-pin DIP, SSOP</th>
<th>20-pin SOIC, 28-pin PDIP, SSOP</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C71</td>
<td>20</td>
<td>1K</td>
<td>68</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>18-pin DIP, SSOP</td>
<td>20-pin SOIC, 28-pin PDIP, SSOP</td>
</tr>
<tr>
<td>PIC16C71A</td>
<td>20</td>
<td>1K</td>
<td>68</td>
<td>TMR0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>13</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>18-pin DIP, SSOP</td>
<td>20-pin SOIC, 28-pin PDIP, SSOP</td>
</tr>
<tr>
<td>PIC16C72</td>
<td>20</td>
<td>2K</td>
<td>128</td>
<td>TMR0, TMR1, TMR2</td>
<td>1 SPI/PC</td>
<td>2 SPI/PC</td>
<td>1 SPI/PC</td>
<td>5</td>
<td>8</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>40-pin DIP, 44-pin PLCC, MQFP</td>
<td>44-pin PLCC, MQFP, TQFP</td>
</tr>
<tr>
<td>PIC16C73</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>5</td>
<td>11</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PIC16C73A</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>5</td>
<td>11</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>40-pin DIP, 44-pin PLCC, MQFP</td>
<td>44-pin PLCC, MQFP, TQFP</td>
</tr>
<tr>
<td>PIC16C74</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>8</td>
<td>12</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>40-pin DIP, 44-pin PLCC, MQFP</td>
<td>44-pin PLCC, MQFP, TQFP</td>
</tr>
<tr>
<td>PIC16C74A</td>
<td>20</td>
<td>4K</td>
<td>192</td>
<td>TMR0, TMR1, TMR2</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>2 SPI/PC, USART</td>
<td>8</td>
<td>12</td>
<td>3.0-6.0</td>
<td>Yes</td>
<td>—</td>
<td>40-pin DIP, 44-pin PLCC, MQFP</td>
<td>44-pin PLCC, MQFP, TQFP</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16CXX Family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
<table>
<thead>
<tr>
<th>Model</th>
<th>Programs (K)</th>
<th>Data EEPROM (bytes)</th>
<th>Data Memory (bytes)</th>
<th>Timer Module(s)</th>
<th>I/O Pins</th>
<th>Voltage Range (Vols)</th>
<th>Packages</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C83</td>
<td>512</td>
<td></td>
<td></td>
<td>TMR0</td>
<td>4/13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16CR83</td>
<td>512</td>
<td></td>
<td></td>
<td>TMR0</td>
<td>4/13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16C84</td>
<td>1K</td>
<td></td>
<td></td>
<td>TMR0</td>
<td>4/13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16C84A</td>
<td>68</td>
<td></td>
<td></td>
<td>TMR0</td>
<td>4/13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
<tr>
<td>PIC16CR84</td>
<td>1K</td>
<td></td>
<td></td>
<td>TMR0</td>
<td>4/13</td>
<td>2.0-6.0</td>
<td>18-pin DIP, SOIC</td>
</tr>
</tbody>
</table>

All PIC16C8X family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect, and high I/O current capability.

All PIC16CXX family devices use serial programming with clock pin RB6 and data pin RB7.

Note 1: Please contact your local sales office for availability of these devices.
<table>
<thead>
<tr>
<th>Clock</th>
<th>Memory</th>
<th>Peripherals</th>
<th>Features</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum Frequency of Operation (MHz)</td>
<td>Program Memory (bytes)</td>
<td>Timer Module(s)</td>
<td>External Interrupts Sources</td>
</tr>
<tr>
<td>PIC17C42</td>
<td>25</td>
<td>232</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
</tr>
<tr>
<td>PIC17C43</td>
<td>25</td>
<td>454</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
</tr>
<tr>
<td>PIC17C44</td>
<td>25</td>
<td>8K</td>
<td>TMR0, TMR1, TMR2, TMR3</td>
</tr>
</tbody>
</table>

All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.
C.1 Pin Compatibility

Devices that have the same package type and VDD, VSS and MCLR pin locations are said to be pin compatible. This allows these different devices to operate in the same socket. Compatible devices may only requires minor software modification to allow proper operation in the application socket (ex., PIC16C56 and PIC16C61 devices). Not all devices in the same package size are pin compatible; for example, the PIC16C62 is compatible with the PIC16C63, but not the PIC16C55.

Pin compatibility does not mean that the devices offer the same features. As an example, the PIC16C54 is pin compatible with the PIC16C71, but does not have an A/D converter, weak pull-ups on PORTB, or interrupts.

TABLE C-7: PIN COMPATIBLE DEVICES

<table>
<thead>
<tr>
<th>Pin Compatible Devices</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC16C64, PIC16CR64, PIC16C64A, PIC16C65, PIC16C65A, PIC16C74, PIC16C74A</td>
<td>40 pin</td>
</tr>
<tr>
<td>PIC17C42, PIC17C43, PIC17C44</td>
<td>40 pin</td>
</tr>
</tbody>
</table>
# INDEX

**A**
- Absolute Maximum Ratings ................................................................. 51
- ALU ........................................................................................................... 7
- Architectural Overview ........................................................................... 7
- Assembler ................................................................................................ 48

**B**
- Block Diagram
  - On-Chip Reset Circuit ................................................................. 27
  - PIC16C52 ............................................................................................. 8
  - Timer0 ...................................................................................................... 19
  - Timer0 Prescaler ..................................................................................... 22
- Brown-Out Protection Circuit ............................................................. 31

**C**
- C Compiler (MP-C) .............................................................................. 45, 49
- Carry ........................................................................................................... 7
- Clocking Scheme ................................................................................... 10
- Code Protection ....................................................................................... 23, 31
- Configuration Bits .................................................................................. 23
- Configuration Word - PIC16C52 .............................................................. 23

**D**
- DC Characteristics ............................................................................... 52, 53
- Development Support ........................................................................... 45
- Development Systems .......................................................................... 49
- Development Tools ................................................................................ 45
- Device Varieties ..................................................................................... 5
- Digit Carry ................................................................................................ 7
- Dynamic Data Exchange (DDE) ............................................................. 45

**E**
- Electrical Characteristics ................................................................. 51
- External Power-On Reset Circuit ......................................................... 28

**F**
- Family of Devices .................................................................................. 4
- PIC16C5X ................................................................................................. 73
- PIC16C62X ................................................................................................. 74
- PIC16C68X ................................................................................................. 75
- PIC16C7X ................................................................................................. 76
- PIC16C8X ................................................................................................. 77
- PIC17CXX ................................................................................................. 78
- FSR ........................................................................................................... 16, 26
- Fuzzy Logic Dev. System (fuzzyTECH®-MP) ........................................ 45, 49

**G**

**H**

**I**
- I/O Interfacing ....................................................................................... 17
- I/O Ports ................................................................................................. 17
- I/O Programming Considerations ......................................................... 18
- ID Locations .......................................................................................... 23, 31
- INDF ......................................................................................................... 16, 26
- Indirect Data Addressing ...................................................................... 16
- Instruction Cycle ..................................................................................... 10
- Instruction Flow/Pipelining ................................................................. 10
- Instruction Set Summary ....................................................................... 34
- Integrated ................................................................................................ 48

**L**
- Loading of PC ......................................................................................... 15

**M**
- MCLR ....................................................................................................... 26
- Memory Organization ............................................................................. 11
- Data Memory .......................................................................................... 11
- Program Memory .................................................................................... 11
- MPASM Assembler .................................................................................. 45, 48
- MP-C C Compiler .................................................................................... 49
- MPSIM Software Simulator ................................................................. 45, 49

**O**
- One-Time-Programmable (OTP) Devices ........................................... 5
- OPTION Register .................................................................................... 14
- OSC selection .......................................................................................... 23
- Oscillator Configurations .................................................................... 24
- Oscillator Types
  - RC ........................................................................................................... 24
  - XT ........................................................................................................... 24

**P**
- Packaging Information ......................................................................... 67
  - 18-Lead Plastic Dual In-Line (PDIP) - 300 mil ................................... 68
  - 18-Lead Plastic Surface Mount (SOIC) - 300 mil ................................ 69
- PCL ............................................................................................................. 26
- PIC16C52 DC and AC Characteristics ................................................... 59
- PICDEM-1 Low-Cost PIC16/17 Demo Board ........................................ 45, 47
- PICDEM-2 Low-Cost PIC16CXX Demo Board ...................................... 45, 47
- PICMASTER Probes ................................................................................ 46
- PICMASTER System Configuration ....................................................... 45
- PICMASTER™ RT In-Circuit Emulator ................................................ 45
- PICSTART™ Low-Cost Development System ..................................... 45, 47
- Pin Compatible Devices ........................................................................ 79
- Pinout Description .................................................................................. 9
- POR
  - Oscillator Start-Up Timer (OST) .......................................................... 23, 28, 30
  - PD ........................................................................................................... 26
  - Power-On Reset (POR) .......................................................................... 23, 26, 28
  - TO .......................................................................................................... 26, 30
- PORTA .................................................................................................... 17, 26
- PORTB .................................................................................................... 17, 26
- Power-Down Mode ................................................................................. 31
- Prescaler .................................................................................................. 22
- PRO MATE™ Universal Programmer .................................................... 45, 47

**Q**
- Quick-Turnaround-Production (QTP) Devices ...................................... 5

**R**
- RC Oscillator ......................................................................................... 25
- Read Modify Write ................................................................................. 18
- Reset ........................................................................................................ 23, 26
- Reset on Brown-Out .............................................................................. 31

**S**
- Serialized Quick-Turnaround-Production (SQTP) Devices ................... 5
- SLEEP ...................................................................................................... 23, 31
- Software Simulator (MPSIM) ............................................................... 49
- Special Features of the CPU ................................................................. 23
- STATUS .................................................................................................. 7, 26
- STATUS Word Register ........................................................................ 13
- Summary of Port Registers ................................................................... 17
T
Timer0 ................................................................. 19
  Timer0 Module .................................................... 19
  Timer0 with External Clock ................................. 21
  TMR0 Register ................................................... 19
Timing Diagrams and Specifications ..................... 55
Timing Parameter Symbology and Load Conditions ... 54
TRIS Registers ..................................................... 17

W
Wake-up from SLEEP ............................................. 31

Z
Zero bit ............................................................... 7

LIST OF EXAMPLES

Example 3-1: Instruction Pipeline Flow ................. 10
Example 4-1: Indirect Addressing ......................... 16
Example 4-2: How To Clear RAM Using Indirect Addressing 16
Example 5-1: Read-Modify-Write Instructions on an I/O Port 18
LIST OF FIGURES

Figure 3-1: PIC16C52 Block Diagram ........................................... 8
Figure 3-2: Clock/Instruction Cycle ........................................... 10
Figure 4-1: PIC16C52 Program Memory Map and Stack ................. 11
Figure 4-2: PIC16C52 Register File Map .................................... 11
Figure 4-3: STATUS Register (Address:03h) .............................. 13
Figure 4-4: OPTION Register .................................................. 14
Figure 4-5: Loading of PC Branch Instructions - PIC16C52 ............ 15
Figure 4-6: Direct/Indirect Addressing ...................................... 16
Figure 5-1: Equivalent Circuit for a Single I/O Pin ....................... 17
Figure 5-2: Successive I/O Operation ....................................... 18
Figure 6-1: Timer0 Block Diagram ........................................... 19
Figure 6-2: Electrical Structure of T0CKI Pin ............................ 19
Figure 6-3: Timer0 Timing: Internal Clock/No Prescale ................. 20
Figure 6-4: Timer0 Timing: Internal Clock/Prescale 1:2 ................. 20
Figure 6-5: Timer0 Timing With External Clock ......................... 21
Figure 6-6: Block Diagram of the Timer0 Prescaler ..................... 22
Figure 7-1: Configuration Word for PIC16C52 ......................... 23
Figure 7-2: Crystal Operation or Ceramic Resonator (XT OSC Configuration) ................................................................. 24
Figure 7-3: External Clock Input Operation (XT OSC Configuration) ................................................................. 24
Figure 7-4: External Parallel Resonant Crystal Oscillator Circuit ................................................................. 25
Figure 7-5: External Series Resonant Crystal Oscillator Circuit ................................................................. 25
Figure 7-6: RC Oscillator Mode ............................................... 25
Figure 7-7: Simplified Block Diagram of On-Chip Reset Circuit ................................................................. 27
Figure 7-8: Electrical Structure of MCLR/VPP Pin ....................... 28
Figure 7-9: External Power-On Reset Circuit (For Slow Vdd Power-Up) ................................................................. 28
Figure 7-10: Time-Out Sequence on Power-Up (MCLR Not Tied to Vdd) ................................................................. 29
Figure 7-11: Time-Out Sequence on Power-Up (MCLR Tied to Vdd: Fast Vdd Rise Time) ................................................................. 29
Figure 7-12: Time-Out Sequence on Power-Up (MCLR Tied to Vdd: Slow Vdd Rise Time) ................................................................. 29
Figure 7-13: Brown-Out Protection Circuit 1 ............................... 31
Figure 7-14: Brown-Out Protection Circuit 2 ....................... 31
Figure 8-1: General Format for Instructions ................................ 33
Figure 9-1: PICMASTER System Configuration .......................... 45
Figure 10-1: Load Conditions - PIC16C52 ................................ 54
Figure 10-2: External Clock Timing - PIC16C52 ......................... 55
Figure 10-3: CLKOUT and I/O Timing - PIC16C52 ................... 56
Figure 10-4: Reset and Device Reset Timer Timing - PIC16C52 ........ 57
Figure 10-5: Timer0 Clock Timings - PIC16C52 ......................... 58
Figure 10-6: Typical RC Oscillator Frequency vs. Temperature ........ 59
Figure 11-1: Typical RC Oscillator Frequency vs. Vdd, CEXT = 20pF ................................................................. 60
Figure 11-2: Typical RC Oscillator Frequency vs. Vdd, CEXT = 100 pF ................................................................. 60
Figure 11-3: Typical RC Oscillator Frequency vs. Vdd, CEXT = 300 pF ................................................................. 60
Figure 11-4: Typical RC Oscillator Frequency vs. Vdd, CEXT = 300 pF ................................................................. 60
Figure 11-5: Typical I0H vs. Vdd ........................................ 61
Figure 11-6: Maximum I0H vs. Vdd ........................................ 61
Figure 11-7: VTH (Input Threshold Voltage) of I/O Pins vs. Vdd ................................................................. 62
Figure 11-8: Vih, Vs of MCLR, T0CKI and OSC1 (in RC Mode) vs. Vdd ................................................................. 62
Figure 11-9: Vth (Input Threshold Voltage) of OSC1 Input (in XT, HS, and LP modes) vs. Vdd ................................................................. 62
Figure 11-10: Typical I0C vs. Frequency (External Clock, 25°C) ................................................................. 63
Figure 11-11: Maximum I0C vs. Frequency (External Clock, −40°C to +85°C) ................................................................. 63
Figure 11-12: Maximum I0C vs. Frequency (External Clock, −55°C to +125°C) ................................................................. 64
Figure 11-13: Transconductance (gm) of XT Oscillator vs. Vdd ................................................................. 64
Figure 11-14: I0H vs. VCH, Vdd = 3 V ..................................... 65
Figure 11-15: I0H vs. VCH, Vdd = 5 V ..................................... 65
Figure 11-16: IC vs. VCL, Vdd = 3 V ..................................... 65
Figure 11-17: IC vs. VCL, Vdd = 5 V ..................................... 65

© 1995 Microchip Technology Inc.
LIST OF TABLES

Table 1-1: PIC16C5X Family of Devices..........................4
Table 3-1: PIC16C52 Pinout Description........................9
Table 4-1: Special Function Register Summary..................12
Table 5-1: Summary of Port Registers...........................17
Table 6-1: Registers Associated With Timer0..................20
Table 7-1: Capacitor Selection
          For Ceramic Resonators - PIC16C52...........24
Table 7-2: Capacitor Selection
          For Crystal Oscillator - PIC16C52.............24
Table 7-3: Reset Conditions for Special Registers ..........26
Table 7-4: Reset Conditions for All Registers...............26
Table 7-5: TO/PD Status After Reset.........................30
Table 7-6: Events Affecting TO/PD Status Bits..............30
Table 8-1: OPCODE Field Descriptions.........................33
Table 8-2: Instruction Set Summary..........................34
Table 9-1: PICMASTER Probe Specification...................46
Table 9-2: Development System Packages.....................49
Table 10-1: External Clock Timing Requirements
            PIC16C52 ...........................................55
Table 10-2: CLKOUT and I/O Timing Requirements
            PIC16C52 ...........................................56
Table 10-3: Reset and Device Reset Timer - PIC16C52 ......57
Table 10-4: Timer0 Clock Requirements - PIC16C52.........58
Table 11-1: RC Oscillator Frequencies........................59
Table 11-2: Input Capacitance for PIC16C52.................64
Table C-1: PIC16C5X Family of Devices.......................73
Table C-2: PIC16C82X Family of Devices......................74
Table C-3: PIC16C8X Family of Devices.......................75
Table C-4: PIC16C7X Family of Devices.......................76
Table C-5: PIC16C8X Family of Devices.......................77
Table C-6: PIC17CXX Family of Devices.......................78
Table C-7: Pin Compatible Devices..........................79
CONNECTING TO MICROCHIP BBS

Connect worldwide to the Microchip BBS using the CompuServe® communications network. In most cases a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore, you do not need CompuServe membership to join Microchip’s BBS.

There is no charge for connecting to the BBS, except toll charge to CompuServe access number, where applicable. You do not need to be a CompuServe member to take advantage of this connection (you never actually log in to CompuServe).

The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allows multiple users at baud rates up to 14,400 bps.

The following connect procedure applies in most locations:

1. Set your modem to 8 bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
2. Dial your local CompuServe access number.
3. Depress <ENTER> and a garbage string will appear because CompuServe is expecting a 7E1 setting.
4. Type +, depress <ENTER> and Host Name: will appear.
5. Type MCHIPBBS, depress <ENTER> and you will be connected to the Microchip BBS.

In the United States, to find CompuServe’s phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with Host Name:

Type, NETWORK, depress <ENTER> and follow CompuServe’s directions.

For voice information (or calling from overseas), you may call (614) 457-1550 for your local CompuServe number.

ACCESS TO THE INTERNET

Microchip’s current WWW address is listed on the back page of this data sheet under Worldwide Sales & Service - Americas - Corporate Office.
READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

To: Technical Publications Manager
RE: Reader Response
From: Name __________________________________________
 Company __________________________________________
 Address __________________________________________
 City / State / ZIP / Country _____________________________
 Telephone: (____) _______ - _______ FAX: (_____)(____)____-_____
 Application (optional): ________________________________
 Would you like a reply? ____ Y ____ N
 Device: PIC16C52 Literature Number: DS30254B

Questions:

1. What are the best features of this document? ____________________________

2. How does this document meet your hardware and software development needs? ____________________________

3. Do you find the organization of this data sheet easy to follow? If not, why? ____________________________

4. What additions to the data sheet do you think would enhance the structure and subject? ____________________________

5. What deletions from the data sheet could be made without affecting the overall usefulness? ____________________________

6. Is there any incorrect or misleading information (what and where)? ____________________________

7. How would you improve this document? ____________________________

8. How would you improve our software, systems, and silicon products? ____________________________
# PIC16C52 PRODUCT IDENTIFICATION SYSTEM

To order or obtain information (e.g., on pricing or delivery) refer to the factory or the listed sales office.

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>XX</th>
<th>X</th>
<th>XX</th>
<th>XXX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device</td>
<td>PIC16C52, PIC16C52T(2)</td>
<td>Oscillator Type</td>
<td>Temperature Range</td>
<td>Package</td>
</tr>
<tr>
<td>Frequency Range</td>
<td>04</td>
<td>= 4 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature Range</td>
<td>b(1)</td>
<td>= 0°C to +70°C (Commercial)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Package</td>
<td>P</td>
<td>= PDIP</td>
<td>SOIC (Gull Wing, 300 mil body)</td>
<td></td>
</tr>
<tr>
<td>Pattern</td>
<td>3-digit Pattern Code for QTP (blank otherwise)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Examples:**

a) PIC16C52 - 04/PXXX = "RC" oscillator, commercial temp., PDIP, QTP pattern.

b) PIC16C52 - 04I/SO = "XT" oscillator, industrial temp., SOIC (OTP device)

**Note:**
1. b = blank
2. T = in tape and reel - SOIC packages only.

## Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office (see below)
2. The Microchip Corporate Literature Center. U.S. FAX: (602) 786-7277
3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.
Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. All other trademarks mentioned herein are the property of their respective companies.